Claims
- 1. A structure comprising:
a semiconductor wafer having a plurality of dies each having a circuit and a plurality of contact pads, the plurality of contact pads including a first contact pad to receive a power supply voltage, a second contact pad to receive a ground voltage, and a third contact pad to receive a test control signal, the third contact pad being connected to a programmable self-test engine (PSTE) embedded in the corresponding die such that the test control signal activates the PSTE to perform a self-test; and a probe card having a plurality of sets of probe pins, each set of probe pins having three probe pins for contacting the first, second, and third contact pads of one of a corresponding number of dies, wherein during wafer test the plurality of sets of probe pins come in contact with the corresponding number of dies so that the self-test is carried out simultaneously in the corresponding number of dies.
- 2. The structure of claim 1 further comprising one or more conductor lines extending through at least a portion of the scribe line areas.
- 3. The structure of claim 2 wherein the one or more conductor lines includes a first conductor line connected to the first contact pad of a predetermined number of the plurality of dies, and a second conductor line connected to the second contact pad of a predetermined number of the plurality of dies.
- 4. The structure of claim 3 wherein the first and second lines extend perpendicularly to one another.
- 5. The structure of claim 3 wherein the first and second lines extend parallel to one another.
- 6. The structure of claim 3 wherein the one or more conductor lines further includes a third conductor line connected to the third contact pad of a predetermined number of the plurality of dies.
- 7. The structure of claim 1 wherein the plurality of sets of probe pins is equal in number to a field of m rows by n columns of dies, the m rows by n columns of dies being a subset of the plurality of dies.
- 8. The structure of claim 1 wherein the PSTE comprises:
a control unit configured to control the execution of test sequences; and a programmable memory array configured to store test information.
- 9. The structure of claim 8 wherein the control unit comprises a memory containing operational code configured to access the programmable memory array.
- 10. The structure of claim 8 wherein the test information is at least one of sequence of tests, test parameters, and voltage steps.
- 11. The structure of claim 8 wherein data is written into the programmable memory array through the third contact pad.
- 12. The structure of claim 8 wherein the control unit is configured to extract a clock from the writing of data into the programmable memory array.
- 13. The structure of claim 8 wherein each die further includes a fourth contact pad configured to receive a clock signal, the fourth contact pad being connected to the PSTE.
- 14. The structure of claim 13 wherein programming of the programmable memory array is performed in synchronization with the clock signal.
- 15. The structure of claim 13, wherein upon completion of the self-test the PSTE provides test information on the third pad, the test information being synchronized with the clock signal.
- 16. The structure of claim 13, wherein said fourth contact pad is further configured to transfer a reference voltage during test operations.
- 17. The structure of claim 1 wherein upon completion of the self-test, the PSTE provides test information on the third pad, the test information comprising at least one of pass or fail information and information about the failure mechanism.
- 18. The structure of claim 17 wherein the test information is coded to allow for clock extraction.
- 19. The structure of claim 1 wherein the PSTE is implemented using a programmable logic circuit or a field programmable gate array.
- 20. The structure of claim 1 wherein the third contact pad is configured to receive a reference voltage during test operations.
- 21. The structure of claim 1 wherein the dies comprise semiconductor memories.
- 22. A semiconductor wafer comprising:
a plurality of dies separated by scribe line areas; and one or more conductor lines extending through at least a portion of the scribe line areas.
- 23. The semiconductor wafer of claim 22 wherein at least one of the one or more conductor lines has at least one contact pad.
- 24. The semiconductor wafer of claim 23 wherein the at least one contact pad is configured to receive a probe pin of a probe card.
- 25. The semiconductor wafer of claim 22 wherein the one or more conductor lines includes at least two conductor lines extending perpendicular to one another through the scribe line areas.
- 26. The semiconductor of wafer of claim 22 wherein the one or more conductor lines includes at least two conductor lines extending parallel to one another through the scribe line areas.
- 27. The semiconductor wafer of claim 22 wherein each of the one or more conductor lines is connected to same contact pad of a predetermined number of the plurality of dies.
- 28. The semiconductor wafer of claim 22 wherein the plurality of conductor lines are selectively routed into predesignated groups of dies.
- 29. The semiconductor wafer of claim 22 further comprising a probe card connected to a tester, wherein the plurality of conductor lines are selectively coupled to predesignated groups of dies so that during wafer test self-test can be simultaneously initiated in all dies in each predesignated group of dies without requiring the probe card to come in contact with all dies within each predesingated group of dies.
- 30. The semiconductor wafer of claim 29 wherein each of the predesignated groups of dies corresponds to a column of dies.
- 31. The semiconductor wafer of claim 29 wherein each of the predesignated groups of dies corresponds to a row of dies.
- 32. The semiconductor wafer of claim 29 wherein each of the predesignated groups of dies corresponds to a field of m rows by n columns of dies.
- 33. The semiconductor wafer of claim 22 wherein each of the plurality of dies includes:
a first contact pad to receive a power supply voltage; a second contact pad to receive a ground voltage; and a third contact pad to receive a test control signal, the third contact pad being connected to a programmable self-test engine (PSTE) embedded on the corresponding die, wherein the one or more conductor lines includes a first conductor line connected to the first contact pad of a predetermined number of the plurality of dies, and a second conductor line connected to the second contact pad of a predetermined number of the plurality of dies.
- 34. The semiconductor wafer of claim 33 wherein the one or more conductor lines further includes a third conductor line connected to the third contact pad of a predetermined number of the plurality of dies.
- 35. The structure of claim 33 wherein the PSTE comprises:
a control unit configured to control the execution of test sequences; and a programmable memory array configured to store test information.
- 36. The structure of claim 35 wherein the control unit comprises a memory containing operational code configured to access the programmable memory array.
- 37. The structure of claim 35 wherein the test information is at least one of sequence of tests, test parameters, and voltage steps.
- 38. The structure of claim 35 wherein data is written into the programmable memory array through the third contact pad.
- 39. The structure of claim 35 wherein the control unit is configured to extract a clock from the writing of data into the programmable memory array.
- 40. The structure of claim 35 wherein each die further includes a fourth contact pad configured to receive a clock signal, the fourth contact pad being connected to the PSTE.
- 41. The structure of claim 40 wherein programming of the programmable memory array is performed in synchronization with the clock signal.
- 42. The structure of claim 40, wherein upon completion of a self-test initiated by the PSTE, the PSTE provides test information on the third pad, the test information being synchronized with the clock signal.
- 43. The structure of claim 40, wherein said fourth contact pad is further configured to transfer a reference voltage during test operations.
- 44. The structure of claim 33 wherein upon completion of a self-test initiated by the PSTE, the PSTE provides test information on the third pad, the test information comprising at least one of pass or fail information and information about the failure mechanism.
- 45. The structure of claim 44 wherein the test information is coded to allow for clock extraction.
- 46. The structure of claim 33 wherein the PSTE is implemented using a programmable logic circuit or a field programmable gate array.
- 47. The structure of claim 33 wherein the third contact pad is configured to receive a reference voltage during test operations.
- 48. The structure of claim 33 wherein the dies comprise semiconductor memories.
- 49. A semiconductor wafer comprising:
a plurality of dies separated by scribe line areas; and a plurality of contact pads in the scribe line areas, at least one of the plurality of contact pads being routed into one of the plurality of dies.
- 50. The semiconductor wafer of claim 49 wherein the at least one of the plurality of contact pads is configured to receive a probe pin of a probe card.
- 51. The semiconductor wafer of claim 49 wherein the plurality of contact pads includes a plurality of sets of contact pads, each set being associated with one of the plurality of dies, each set of contact pads including:
a first contact pad to receive a power supply voltage; a second contact pad to receive a ground voltage; and a third contact pad to receive a test control signal, wherein the first, second, and third contact pads are routed into the corresponding die.
- 52. The semiconductor wafer of claim 51 wherein the third contact pad is connected to a programmable self-test engine (PSTE) embedded on the corresponding die, the PSTE being configured to initiate a self-test once activated.
- 53. The structure of claim 52 wherein the PSTE comprises:
a control unit configured to control the execution of test sequences; and a programmable memory array configured to store test information.
- 54. The structure of claim 53 wherein the control unit comprises a memory containing operational code configured to access the programmable memory array.
- 55. The structure of claim 53 wherein the test information is at least one of sequence of tests, test parameters, and voltage steps.
- 56. The structure of claim 53 wherein data is written into the programmable memory array through the third contact pad.
- 57. The structure of claim 53 wherein the control unit is configured to extract a clock from the writing of data into the programmable memory array.
- 58. The structure of claim 53 wherein each die further includes a fourth contact pad configured to receive a clock signal, the fourth contact pad being connected to the PSTE.
- 59. The structure of claim 58 wherein programming of the programmable memory array is performed in synchronization with the clock signal.
- 60. The structure of claim 58, wherein upon completion of a self-test initiated by the PSTE, the PSTE provides test information on the third pad, the test information being synchronized with the clock signal.
- 61. The structure of claim 58, wherein said fourth contact pad is further configured to transfer a reference voltage during test operations.
- 62. The structure of claim 52 wherein upon completion of a self-test initiated by the PSTE, the PSTE provides test information on the third pad, the test information comprising at least one of pass or fail information and information about the failure mechanism.
- 63. The structure of claim 62 wherein the test information is coded to allow for clock extraction.
- 64. The structure of claim 52 wherein the PSTE is implemented using a programmable logic circuit or a field programmable gate array.
- 65. The structure of claim 52 wherein the third contact pad is configured to receive a reference voltage during test operations.
- 66. The structure of claim 52 wherein the dies comprise semiconductor memories.
- 67. A method for testing a wafer having a plurality of dies separated by scribe line areas, the wafer having one or more conductor lines extending through at least a portion of the scribe line areas, the method comprising:
placing the wafer in a tester for testing the plurality of dies; and simultaneously initiating a self-test operation in a predetermined number of the plurality of dies by bringing a probe card coupled to the tester in electrical contact with fewer number of dies than the predetermined number.
- 68. The method of claim 67 wherein each of the plurality of dies has at least three contact pads configured to receive three probe pins of the probe card, the one or more conductor lines having at least three conductor lines for electrically connecting the corresponding ones of the three contact pads of the predetermined number of dies together.
- 69. The method of claim 67 wherein the predetermined number of dies is a column of dies.
- 70. The method of claim 67 wherein the predetermined number of dies corresponds to a row of dies.
- 71. The method of claim 67 wherein the predetermined number of dies is a field of m rows by n columns of dies.
- 72. The method of claim 68 wherein the at least three pads comprise a supply contact pad, a ground contact pad, and a test contact pad, the test contact pad being connected to a programmable self-test engine (PSTE) embedded on the corresponding die
- 73. A method for testing a wafer having a plurality of dies separated by scribe line areas, the wafer having a plurality of contact pads in the scribe line areas, at least one of the plurality of contact pads being routed into one of the plurality of dies, the method comprising:
placing the wafer in a tester for testing the plurality of dies; and bringing a probe card coupled to the tester in electrical contact with the plurality of pads in the scribe line areas to initiate a self-test operation in a predetermined number of the plurality of dies.
- 74. The method of claim 73 wherein the plurality of contact pads includes a plurality of sets of contact pads, each set being associated with one of the predetermined number of the plurality of dies.
- 75. The method of claim 74 wherein each set of contact pads includes a power contact pad, a ground contact pad, and a test contact pad, the first, second, and third contact pads being routed into the corresponding die.
- 76. A method for testing a wafer having a plurality of dies separated by scribe line areas, the wafer having a plurality of conductor lines extending through at least a portion of the scribe line areas and being selectively routed into predesignated groups of dies, one of more of the plurality of conductor lines having at least one contact pad, the method comprising:
placing the wafer in a tester for testing the plurality of dies; and bringing a probe card coupled to the tester in electrical contact with the at least one contact pad of the one or more of the plurality of conductor lines extending in the scribe line areas to initiate a self-test operation in at least one of the predesignated groups of dies.
- 77. The method of claim 76 wherein the plurality of conductor lines include a first conductor line having a power contact pad, a second conductor line having a ground contact pad, and a third conductor line having a tester contact pad, the probe card having at least three probe pins for contacting the first, second, and third contact pads during the step of brining the probe card in contact with the at least one contact pad.
- 78. The method of claim 76 wherein the at least one of the predesignated groups of dies is a column of dies.
- 79. The method of claim 76 wherein the at least one of the predesignated groups of dies is a row of dies.
- 80. The method of claim 76 wherein the at least one of the predesignated groups of dies is a field of m rows by n columns of dies.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. application Ser. No. 09/542,802, filed Apr. 4, 2000, entitled “Powering Dies on a Semiconductor Wafer Through Wafer Scribe Line Areas”, which disclosure is incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09542802 |
Apr 2000 |
US |
Child |
10340558 |
Jan 2003 |
US |