The present invention relates generally to a semiconductor device and method of forming the same and, more specifically, to reducing the Vt-W effect in high-k metal gate devices.
When hafnium oxide (HfO2) or hafnium silicon oxynitride (HfSiON) is used as a gate dielectric in high-k metal gate devices, threshold voltage (Vt) as a function of decreasing device width shows a significant increase in nFET Vt and a decrease in pFET Vt (Vt-W effect). In addition, interfacial oxide regrowth increases as the device width decreases (Ig ratio). These are indicative of oxygen ingress over the shallow trench isolation (STI).
In a first aspect of the invention, a method of forming a device includes providing a substrate. The method includes forming an STI trench in the substrate. The method includes forming a fill material in the STI trench. The method further includes planarizing the fill material. The method also includes exposing the substrate to an oxidizing ambient, wherein a liner is grown at a bottom and sidewalls of the STI trench.
In a further aspect of the invention, a method of forming a device includes providing a substrate. The method includes forming an STI trench in the substrate. The method includes forming a first liner on a bottom and sidewalls of the STI trench. The method includes forming an insulating material on the first liner to fill the STI trench. The method further includes planarizing the insulating material. The method also includes exposing the substrate to an oxidizing ambient, wherein a second liner is grown at a bottom and sidewalls of the trench.
In a further aspect of the invention a device includes a substrate. The device includes an STI trench formed in the substrate. The device further includes a fill material formed in the STI trench, wherein a top surface of the fill material is coplanar with a top surface of the substrate. The device also includes a liner grown at a bottom and sidewalls of the STI trench.
In a yet further aspect of the invention, a design structure tangibly embodied in a machine readable medium for designing, manufacturing, or testing an integrated circuit, the design structure includes a substrate. The design structure includes an STI trench formed in the substrate. The design structure further includes a fill material formed in the STI trench, wherein a top surface of the fill material is coplanar with a top surface of the substrate. The design structure also includes a liner grown at a bottom and sidewalls of the STI trench.
The present invention is described in the detailed description below, in reference to the accompanying drawings that depict non-limiting examples of exemplary embodiments of the present invention.
Disclosed herein is a structure and method of shallow trench isolation (STI) late liner for reduction of Vt-W effect in high-k metal gate devices. By introducing an oxidizing anneal after the STI chemical mechanical polish (CMP) process, the STI fill is densified and stabilized such that oxygen transport through the STI is reduced and Vt-W effect mitigated.
Optionally, as shown in
Referring to
Referring to
The following Table 1 shows a reduction in nFET and pFET Vt-W by the late liner oxidation in accordance with an embodiment of the invention. A major feature of a low power microprocessor is that the transistors have ultra low leakages so the battery life in a product is extended for as long as possible. This invention will allow acceptable performance and low power for high-k metal gate based technology by reducing the Vt-W effect in high-k metal gate transistors, enabling low power devices.
Design Structure
Design process 910 may include using a variety of inputs; for example, inputs from library elements 930 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 940, characterization data 950, verification data 960, design rules 970, and test data files 985 (which may include test patterns and other testing information). Design process 910 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 910 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.
Design process 910 preferably translates an embodiment of the invention as shown in
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
This application is a divisional application of U.S. patent application Ser. No. 13/010,041 entitled, “STRUCTURE AND METHOD FOR REDUCTION OF VT-W EFFECT IN HIGH-K METAL GATE DEVICES”, filed on Jan. 20, 2011 and is assigned to the same assignee in the present application, contents of which are incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
Parent | 13010041 | Jan 2011 | US |
Child | 13759429 | US |