Claims
- 1. A method of manufacture of a metal-oxide semiconductor field effect transistor comprising successively executed steps of:
- (a) sequentially forming upon a major face of a semiconductor substrate (1) that is of a first conduction type a first insulating film (2), a conducting film for use in forming a gate electrode, formed over said first insulating film, and a second insulating film formed over said conducting film;
- (b) forming a mask by photolithography and executing anisotropic etching using the mask, to a depth sufficient to selectively expose said first insulating film, to form a portion (5f) of said conducting film as a gate electrode, with a portion (9) of said second insulating film covering only a top face of said gate electrode;
- (c) forming over said gate electrode, said second insulating film portion thereon, and adjoining regions of said first insulating film, a third insulating film consisting of a material which is not readily permeable to oxygen;
- (d) executing anisotropic etching to selectively remove said third insulating film, leaving said third insulating film (10) only upon side faces of said gate electrode (5f) and of said second insulating film portion (9);
- (e) executing ion implantation to form first and second highly doped diffusion regions (3) of a second conduction type within said major face of the semiconductor substrate;
- (f) executing oxidation processing to oxidize outer end portions of an underside of said gate electrode, while side faces of said gate electrode extending above said end portions are protected from oxidation by said third insulating film, to thereby form thick oxide insulating film regions (2b) between said outer end portions of the gate electrode underside and said major face of the semiconductor substrate; and
- (g) executing large tilt angle ion implantation to form, in said major face of the semiconductor substrate, first and second lightly doped diffusion regions (4) of said second conduction type, respectively adjoining said first and second highly doped diffusion regions (3), with said said lightly doped diffusion regions extending below respective ones of said thick oxide insulating film regions (2b).
- 2. A method of manufacture according to claim 1, comprising a step of isotropic etching to remove said third insulating film portion (10) from the gate electrode side faces, executed following said step (f) of oxidation of outer end portions of the gate electrode underside and prior to said step (g) of large tilt angle ion implantation to form the first and second lightly doped diffusion regions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-196621 |
Jul 1990 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 07/735,237 filed Jul. 24, 1991 now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (6)
Number |
Date |
Country |
61-141180 |
Jun 1986 |
JPX |
63-44768 |
Feb 1988 |
JPX |
1-25475 |
Jan 1989 |
JPX |
2-34936 |
Feb 1990 |
JPX |
2-137335 |
May 1990 |
JPX |
2-298023 |
Dec 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"A Novel Submicron LDD Transistor With Inverse T-Gate Structure", Huang et al., IEDM 1986, pp. 742-745. |
"Design and Characteristic of the Lightly Doped Drain-Source (LDD) Insulated Gate Field-Effect Transistor" Ogura et al., Transactions on Electron Devices, vol. ED-27, No. 8, Aug. 1980, pp. 1359-1367. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
735237 |
Jul 1991 |
|