Claims
- 1. An integrated circuit comprising, a silicon substrate having spaced doped regions of silicon;
- a first insulator separating said spaced doped silicon regions,
- a second insulator distinct from said first insulator overlying a first portion of each doped region,
- an interconnection conductor interconnecting said spaced doped silicon regions;
- said interconnection conductor being comprised of a layer of intrinsic polysilicon overlying said first and second insulators and a layer of refractory metal silicide overlying said polysilicon layer and contacting a second portion of each of said doped silicon regions without extending into said doped silicon regions.
- 2. The invention as defined in claim 1 further characterized by a region of silicon separate from said spaced doped silicon region having isolating barrier means therearound, and having disposed thereon the same material as the interconnection conductor.
- 3. The invention as defined in claim 2 wherein said separate region is polysilicon, and said isolation barrier is silicon dioxide.
- 4. The invention as defined in claim 1 wherein said refractory metal silicide is tungsten or titanium silicide.
Parent Case Info
This is a continuation of Ser. No. 08/439,394, filed May 11, 1995, now abandoned; which is a division of Ser. No. 08/006,662, filed Jan. 19, 1993, now U.S. Pat. No. 5,453,400; which is a continuation of Ser. No. 07/545,909, filed Jun. 28, 1990, now abandoned.
US Referenced Citations (16)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0046371 |
Aug 1981 |
EPX |
0192079 |
Nov 1982 |
JPX |
0100451 |
Jun 1983 |
JPX |
0175726 |
Oct 1984 |
JPX |
0130155 |
Jul 1985 |
JPX |
0020374 |
Jan 1987 |
JPX |
0227045 |
Sep 1988 |
JPX |
0313855 |
Dec 1988 |
JPX |
0157523 |
Jun 1989 |
JPX |
0281755 |
Nov 1989 |
JPX |
0009524 |
Jan 1991 |
JPX |
2151847 |
Jul 1985 |
GBX |
Non-Patent Literature Citations (4)
Entry |
IEEE Transactions, Ed. 34, No. 3, Mar., 1987, "HPSAC--A Silicided Amorphous-Silicon Contact and Interconnect Technology for VLSI" pp. 587-592. |
IEEE Transactions, Dec., 1988, pp. 450-453, "A Selective CVD Tungsten Local Interconnect Technology," Lee, et al. |
Murarka, S.P., "Refractory Silicides for Integrated Circuits," J. Vac. Sci. Tech., vol. 17, No. 4, Jul./Aug., 1980, pp. 777-792. |
Wolf, S., "Silicon Processing for the VLSI Era," vol. 2, Process Integration, Lattice Press, 1990, pp. 160-169. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
06662 |
Jan 1993 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
439394 |
May 1995 |
|
Parent |
545909 |
Jun 1990 |
|