Amanuma, K. et al., “Capacitor-on-Metal/Via-stacked-Plug (CMVP) Memory Cell for 0.25um CMOS Embedded Fe RAM”, IEEE, 1998, pg. 363-366. |
Yamazaki, T., et al., “Advanced 0.5um FRAM Device Technology with Full Compatibility of Half-Micron CMOS Logic device”, Advanced Process Integration Department, Fujitsu Limited.(4 pages), (date unknown). |
Takashima, D. et al., “A Sub-40ns Random-Access Chain FRAM Architecture with a 7ns Cell-Plate-Line Drive,” IEEE International Soild-State Circuits Conference, 1999, pp. 102-103. |
Jones, Robert E. Jr., “Integration of ferroelectric nonvolatile memories,” Solid State Technology, Oct. 1997, pp. 201-210. |