The present invention relates generally to a method for fabricating FinFETs and the structure thereof, and particularly to adopt an extra mask for enabling FinFETs to have different heights of semiconductor fins and reducing the width quantization effect for electron channels.
The FinFET is a novel, multi-channel, and three-dimensional transistor; it improves the performance significantly and reduces the power consumption, much superior to current planar CMOS devices. In a FinFET, the gate of the device surrounds and wraps the channel, giving superior electron characteristics, providing lower threshold voltages and higher performance, and reducing leakage and dynamic power consumption.
Through the particularity of fin-shaped structures of FinFETs in the three-dimensional space, the Moore's law is able to extend. FinFETs differ completely from traditional transistors, which endeavor in linear miniaturization on a plane. When planar transistors are shrunk below 20 nanometers, the gate control on the channel is reduced, resulting in increases in leakage currents from the drain to the source. In addition, unnecessary short-channel effects are induced; transistors will be turned off improperly and increasing standby power consumption of electronic devices. Fortunately, the three-dimensional FinFET technology emerges and functions. In a FinFET structure, because the channel is wrapped by three layers of gate, the leakage current in the turn-off state can be suppressed more effectively.
Nonetheless, three-dimensional FinFETs also elicit some changes in design. In particular, in the planar transistor domain, the width of transistors can be changed arbitrarily for managing the driving current. Contrarily, for FinFETs, the driving current can be changed only by adding or reducing the number of fin-shaped structures integrally. This is the so-called width quantization problem.
The U.S. patent publication number US 20080128797 discloses a FinFET having multiple fin heights. the fabricated FinFET, the fin-shaped structures have different heights. The purpose of this structure is, without changing the characteristics of fin-shaped structures, to make the driving current vary in non-integer times, namely, to improve the width quantization problem. According to the invention, the mask for oxygen implantation includes different thickness for controlling the number of implanted oxygen atoms in different blocks of the semiconductor layer. Then, after annealing, a buried oxide layer with a specific structure is formed. Afterwards, remove the non-buried oxide layer at a time and a fin-shaped structure having different exposed heights is given.
The method of improving the width quantization effect by using different fin heights is a very effective method. The present invention solves the problems of integrating to existing silicon-based process for FinFETs for mass production. Thereby, difficult or high-cost semiconductor technologies should be avoided; the performance of FinFETs is enhanced effectively by using the fabrication processes totally compatible to current semiconductor manufacturing flow.
An objective of the present invention is to provide a method for fabricating FinFETs, which uses an additional mask process to make the thickness of the insulating layer in a FinFET vary. Thereby, there will be high fins and short fins thanks to different lengths of the exposed semiconductor fins above the insulating layer.
Another objective of the present invention is to provide a method for fabricating FinFETs, which uses an additional mask process to change the length of semiconductor fins nonuniformly so that more linear choices for the effective width of FinFETs are provided and improving the width quantization effect.
Still another objective of the present invention is to provide a method for fabricating FinFETs, which uses an additional mask process to reduce the area occupied by a single FinFET given the same layout width because a high fin has the structural characteristics of higher fin height and shorter fin width. Thereby, while fabricating electronic devices such as static random access memory (SRAM), no advanced lithography technology is required. Instead, based on increased density of layout, further device miniaturization can be performed.
A further objective of the present invention is to provide a structure of FinFETs, which has a projective taper structure at the junction between the bottom of the semiconductor fin and the insulating layer. By taking advantage of the difference in the height of semiconductor fins covered by tapers, the control of effective width can be more flexible, and thus improving the width quantization effect more effectively.
In order to achieve the objectives described above, the present invention discloses a method for fabricating FinFETs and the structure thereof. The method comprises steps of etching a semiconductor substrate, and forming a plurality of semiconductor fins with identical heights on the semiconductor substrate; disposing an insulating layer on the semiconductor substrate, and exposing the plurality of semiconductor fins; and etching the insulating layer partially using a mask, and forming a first block and a second block having a difference in height on the insulating layer; where the heights of the plurality of semiconductor fins exposed above the insulating layer are different. Based on this fabrication method, by further using additional masks, more blocks other than the first and second blocks described above can be formed, and enabling more variations in the height of semiconductor fins. Regarding to the structure, by the process of wet etching, taper structures are formed at the junctions between semiconductor fins and the insulating layer. Differences in the height of semiconductor fins result in differences in the height of taper structures covering the semiconductor fins, and thus providing effective widths with more linearity. By processing and preparing the novel structure according to the fabrication process, the present invention makes a breakthrough in the evolution of FinFETs.
In order to make the structure and characteristics as well as the effectiveness of the present invention to be further understood and recognized. the detailed description of the present invention is provided as follows along with embodiments and accompanying figures.
First, please refer to
According to the present invention, the critical step is the process using at least an additional mask for mitigating the problem of width quantization. Consequently, the method for a designer to change the driving current is no longer limited to increasing or reducing the number of semiconductor fins only. Using the method disclosed in the present invention, the difference in layout width for semiconductor fins can be varied in non-integer multiples. The material of the semiconductor substrate can be silicon, germanium, carbon, group-III elements, or group-V elements.
To describe the variations of the FinFET fabricated according to the present invention, please refer to
Next, please refer to
Afterwards, this insulating layer 2 is etched and exposing the originally covered semiconductor fins 11, as shown in
In the method for fabricating FinFETs according to the prior art, because the structures of exposed semiconductor fins 11 are identical, the layout width, namely, the sum of two semiconductor-fin height H and one semiconductor-fin width W, will be the same for all semiconductor fins. Consequently, the variation of driving current is purely influenced by increase or reduction in the number of the semiconductor fins 11 with fixed multiples. Nonetheless, the fabrication process according to the present invention will further change the semiconductor-fin height H for reducing the influence of the width quantization effect described above.
Please refer to
By using the extra mask 3, the semiconductor-fin height H according to the original process is no longer fixed. Take
For example, when the semiconductor fins 11 in the first block 21 belong to the standard model commonly used according to the prior art and the layout width of a single semiconductor fin 11 is 0.06 um, general FinFETs can only provide specifications of 0.06 um, 0.12 um, 0.18 um, etc. However, if the semiconductor fins 11 having the layout width of 0.02 um in the second block 22 can be used as well, specifications of 0.06 um, 0.08 um, 0.10 um, etc. will be provided. Thereby, thanks to the more linear form, the influence of width quantization can be mitigated.
Please refer to
Please refer to
The steps according to the present invention allow using one or multiple additional mask to change the etched dept of the insulating layer 2 and enabling the exposed semiconductor fins to have various semiconductor-fin heights. By combining different semiconductor-fin heights, the fabricated FinFETs can have nearly arbitrary layout widths, approximating to planar MOSFETs. Thereby, the influence of the electron-channel-width quantization effect on circuits can be reduced substantially.
After the designed semiconductor-fin structure is fabricated, as shown in
As shown in
The layout width is equal to the sum of two semiconductor-fin height H and one semiconductor-fin width W. Nonetheless, under the influence of the taper structures 7, it has to be considered while calculating the layout width that a part of the semiconductor fins 11 is covered by the taper structures 7. Thereby, each semiconductor-fin height H should be subtracted by the taper height. Furthermore, the insulating layer 2 according to the present invention includes blocks having differences in thickness after, multiple mask processes. The taper heights of the taper structures 7 in the blocks are different. For example, as shown in
The structure shown in
In addition to improving the problem of electron-channel-width quantization, the present invention can further reduce the occupied planar area. Take fabricating SRAM, which comprises six transistors, for example. By using multiple mask processes according to the present invention, the six semiconductor-fin heights are different, endowing higher semiconductor fins 11 with zoom for shrinking their semiconductor-fin widths W. Accordingly, the device size of SRAM is reduced by 20% approximately. This is a breakthrough for developing system on chip (SoC).
To sum up, the present invention discloses a method for fabricating FinFETs and the structure thereof. The present invention provides the design concepts of multiple fin heights and defining locations for fins with different heights by mask. In addition, the taper structures produced by etching are used effectively as the variable for adjusting the effective width. It is distinct from the method for fabrication FinFET devices according to the prior art. The problem of electron-channel-width quantization is thus mitigated effectively. The present invention makes use of the existing fabrication process for silicon-based FinFETs; only one additional mask is required for defining the regions having high semiconductor-fin height and fabricating the structure by over-etching of STI. The FinFET device structure fabricated according to the present invention can be applied to manufacturing large-capacity embedded SRAM cells. The overall process is compatible with current fabrication technology in the semiconductor industry and easy for mass production with excellent performance. Thereby, the present invention undoubtedly provides a method for fabricating FinFETs with sufficient economic values.
Accordingly, the present invention conforms to the legal requirements owing to its novelty, nonobviousness, and utility. However, the foregoing description is only embodiments of the present invention, not used to limit the scope and range of the present invention. Those equivalent changes or modifications made according to the shape, structure, feature, or spirit described in the claims of the present invention are included in the appended claims of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
102142814 | Nov 2013 | TW | national |