Surface integrated waveguides and circuit structures therefor

Abstract
Apparatus, and corresponding method, relates generally to a microelectronic device. In such an apparatus, a first conductive layer is for providing a lower interior surface of a circuit structure. A plurality of wire bond wires are interconnected to the lower interior surface and spaced apart from one another for providing at least one side of the circuit structure. A second conductive layer is for providing an upper interior surface of the circuit structure spaced apart from the lower interior surface by and interconnected to the plurality of wire bond wires. The plurality of wire bond wires, the first conductive layer and the second conductive layer in combination define at least one opening in the at least one side for a signal port of the circuit structure. Such circuit structure may be a signal guide circuit structure, such as for a signal waveguide or signal cavity for example.
Description
FIELD

The following description relates to microelectronic devices. More particularly, the following description relates to a circuit structure, such as a waveguide or cavity, having spaced-apart wire bond wires for at least one side thereof.


BACKGROUND

Conventionally, substrate-integrated waveguides (“SIWs”) are formed by laser drilling holes in a dielectric substrate, including a printed circuit board, down to a lower metal layer. Such holes are filled with a metal to form metal posts, and an upper metal layer is formed over upper ends of such metal posts and on a presently exposed upper surface of such dielectric substrate to form an SIW. However, metal post-to-metal post spacing or pitch is limited to laser drilling spacings, which conventionally such pitch is at a minimum 350 microns. Photolithographic semiconductor processing may be used to form such metal posts with sub-350 micron pitches; however, photolithographic semiconductor processing is substantially more costly than laser drilling.





BRIEF DESCRIPTION OF THE DRAWING(S)

Accompanying drawing(s) show exemplary embodiment(s) in accordance with one or more aspects of exemplary apparatus(es) or method(s). However, the accompanying drawings should not be taken to limit the scope of the claims, but are for explanation and understanding only.



FIG. 1-1 is a line drawing of a front perspective view illustratively depicting an exemplary in-process microelectronic device.



FIG. 1-2 is a line drawing of a front perspective view illustratively depicting another exemplary in-process microelectronic device.



FIG. 2-1 is a line drawing of a front perspective view illustratively depicting the exemplary microelectronic device of FIG. 1-1 with an upper conductive layer.



FIG. 2-2 is a line drawing of a front perspective view illustratively depicting the example microelectronic device of FIG. 2-1 with a signal guide dielectric layer.



FIG. 2-3 is a line drawing of a front perspective view illustratively depicting the example microelectronic device of FIG. 2-2 with an upper conductive layer.



FIG. 3 is a block diagram illustratively depicting a cross-sectional view of an exemplary system-integrated package (“SiP”) having an upper surface integrated waveguide circuit structure for a microelectronic device.



FIG. 4 is a block diagram illustratively depicting a top plan view of the example SiP of FIG. 3.



FIGS. 5 through 10 are respective block diagrams illustratively depicting respective top-down views of corresponding exemplary microelectronic devices having a signal guide circuit structure formed with wire bond wires.



FIG. 11 is a block diagram illustratively depicting an exemplary amplifier system having a plurality of signal guide circuit structures.



FIG. 12 is a flow diagram illustratively depicting an exemplary process flow for forming a microelectronic device for having a signal guide circuit structure.





DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to provide a more thorough description of the specific examples described herein. It should be apparent, however, to one skilled in the art, that one or more other examples or variations of these examples may be practiced without all the specific details given below. In other instances, well known features have not been described in detail so as not to obscure the description of the examples herein. For ease of illustration, the same number labels are used in different diagrams to refer to the same items; however, in alternative examples the items may be different.


Exemplary apparatus(es) and/or method(s) are described herein. It should be understood that the word “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any example or feature described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other examples or features.


Use of terms such as “upper” and “lower” or other directional terms is made with respect to the reference frame of the figures and is not meant to be limiting with respect to potential alternative orientations, such as in further assemblies or as used in various systems.


Before describing the examples illustratively depicted in the several figures, a general introduction is provided to further understanding.


Along those lines, prior to using wire bond wires as described herein, laser drilling and filling of holes in a substrate was used to form metal posts or bars of a waveguide cage as previously described. These types of conventional waveguides are commonly referred to as Substrate-Integrated Waveguides or SIWs. SIWs have been integrated into RF and microwave systems for example.


Conventional SIWs use laser drilled holes in a printed circuit board (“PCB”) or other substrate, which are filled with a metal or other conductor to form metal posts or bars of a waveguide. Such metal posts may interconnect upper and lower conductive plates of an SIW. However, spacings between laser drilled holes of an SIW may conventionally only be as small as approximately 350 microns (0.35 millimeters (“mm”)). This limits applications for such conventional SIWs to frequencies having wavelengths approximately equal to or greater than 3.5 millimeters (i.e., approximately 10×0.35 mm).


For higher frequencies with shorter wavelengths, a photolithographic semiconductor process may be used to form metal posts, namely plated or filled vias, with narrower spacings than approximately 350 microns. However, photolithographic semiconductor processing is substantially more expensive than laser drilling.


In contrast, forming a signal guide circuit structure as described in additional detail below by using wire bond wires allows for use of higher frequencies than that of conventional laser drill SIWs without the high cost of photolithographic semiconductor processing. Along those lines, signal guide circuit structures may be formed for higher frequencies than laser drilling and at less cost than photolithographic semiconductor processing. Moreover, wire bond wiring may be used as a replacement for laser drilling with respect to both cost and pitch. In addition, wire bond wiring can allow the top/bottom surface layers for signal routing, which is not capable for conventional SIWs that route only in internal layers of a package substrate or PCB.


As described below in additional detail, an apparatus relates generally to a microelectronic device. In such an apparatus, a first conductive layer is for providing a lower interior surface of a circuit structure. A plurality of wire bond wires are interconnected to the lower interior surface of the first conductive layer and spaced apart from one another for providing at least one side of the circuit structure. A second conductive layer is for providing an upper interior surface of the circuit structure. The upper interior surface and lower interior surface, which may be opposite one another, are spaced apart from one another by the plurality of wire bond wires. The plurality of wire bond wires are interconnected to the upper interior surface of the second conductive layer. The plurality of wire bond wires, the first conductive layer and the second conductive layer in combination define at least one opening in the at least one side for a signal port of the circuit structure.


As described below in additional detail, a method relates generally to forming a microelectronic device. In such a method, a first conductive layer is obtained for providing a lower interior surface of a circuit structure. A plurality of wire bond wires are interconnected to the lower interior surface of the first conductive layer and spaced apart from one another for providing at least one side of the circuit structure. A second conductive layer is formed for providing an upper interior surface of the circuit structure. The upper interior surface and lower interior surface, which may be opposite one another, are spaced apart from one another by the plurality of wire bond wires. The plurality of wire bond wires are interconnected to the upper interior surface of the second conductive layer. The plurality of wire bond wires, the first conductive layer and the second conductive layer in combination define at least one opening in the at least one side for a signal port of the circuit structure.


Other features will be recognized from consideration of the remainder of the Detailed Description and Claims, which follow.



FIG. 1-1 is a line drawing of a front perspective view illustratively depicting an exemplary in-process microelectronic device 100. Microelectronic device 100 may include a substrate 102 having a conductive layer 101. Conductive layer 101 may generally have a thickness t. Substrate 102 may be formed of a semiconductive or dielectric material.


Conductive layer 101 may be a conductive strip on an upper surface 103 of a substrate 102, or conductive layer 101 may be a conductive strip wholly or partially recessed in an upper surface 103 of a substrate 102. Conductive layer 101 may have a thickness, t, which may be one or more plated and/or deposited layers, a foil layer, a printed layer, an ink stamped layer, a vapor deposited layer or a combination thereof or the like for forming a metal or other conductive layer 101. Thickness t can be 1 or 2 or several microns, with generally thicker conductive layers providing better electrical performance.


A lower interior surface 104 of a circuit structure 110 may be at least a portion, if not all, of an upper surface 105 of conductive layer 101. Conductive layer 101 may have attached to upper surface 105 thereof a plurality of spaced apart wire bond wires 108 for providing at least one side of circuit structure 110. Such at least one side may provide an interior sidewall surface 116, one and/or all interior sides, of circuit structure 110.


In this example of a circuit structure 110, a first and a second plurality of spaced apart wire bond wires 108 form two spaced apart rows 106 and 107 of wire bond wires 108. Rows 106 and 107 are spaced apart by a distance w, which may be in a range may vary from application to application, but is generally at least greater than a half wavelength (λ/2) with respect to wavelength λ of a signal input. Row 106 may provide a first interior sidewall surface 116 of circuit structure 110, and row 107 may provide a second interior sidewall surface 116 of circuit structure 110 opposite such first interior sidewall surface.


Lower ends 112 of wire bond wires 108 may be ball, stitch or other types of wire bond wire bonds for physical-mechanical attachment to upper surface 105 to define a lower interior surface. Tips or upper ends 111 of wire bond wires 108 may be physically-mechanically attached to another conductive layer, as described below in additional detail. Wire bond wires 108 of a plurality thereof, such as rows 106 and 107 for example, may be spaced apart from one another on center a distance d. Distance d may be approximately 1/10 or smaller fraction of a wavelength λ of a signal to be propagated in an interior region 117 defined by circuit structure 110, such as for millimeter or smaller wavelengths, as described below in additional detail.


Such circuit structure 110 may be a signal guide circuit structure, such as for a signal waveguide or signal cavity for a wavelength in the electromagnetic spectrum for example. In this example, circuit structure 110 is a waveguide for electromagnetic signals, as described below in additional detail. Though light is technically an electromagnetic signal, circuit structure 110 is not for propagation of light. In other implementations, other circuit structures may be implemented using at least one set of a plurality of spaced apart wire bond wires 108, such as for circuit structure 110 a cavity as illustratively depicted in the line drawing of FIG. 1-2 having a front perspective view illustratively depicting another exemplary in-process microelectronic device 100. While rectilinear circuit structures are illustratively depicted for purposes of clarity by way of example, rectilinear, non-rectilinear, or a combination thereof types of circuit structures may be used. In this example, a signal ingress end 118 of interior region 117 has a width w1 and a height h1, and a signal egress end 119 of interior region 117 has a width w2 and a height h2, where w1 and w2 are equal to one another and where h1 and h2 are equal to one another. In another example either or both w1 and w2 or h1 and h2 may be unequal to one another, such as for a horn circuit structure 110 for example. With reference to a cavity circuit structure 110 for example in FIG. 1-2, there may be a single signal path opening 114 into interior region 117 to provide a signal port, which may be for signal ingress and/or egress, of a circuit structure 110. Along those lines, a first set of wire bond wires 108, optionally a second set of wire bond wires 108, conductive layer 101, and another conductive layer (described below) in combination may define a first opening 118, and optionally a second opening 119, for at least one opening in at least one side for first signal port 118, and optionally a second signal port 119, respectively, of a circuit structure 110.


Generally, a plurality of wire bond wires 108 may be interconnected to a lower interior surface 104 of a lower or first conductive layer 101 and spaced apart from one another by a distance d for providing at least one side of a circuit structure 110 to define at least one opening 114 for a cavity, which includes a waveguide having at least two openings, in at least one side, which includes a waveguide having at least two sides. Such at least one opening may be for one or more electromagnetic signals with wavelengths in a range of approximately 0.5 to 1.5 mm for suppressing at least one of one or more forms of crosstalk, electromagnetic interference and/or electromagnetic radiation (hereinafter, electromagnetic interference and/or electromagnetic radiation is collectively and singly referred to as “electromagnetic radiation”) with wavelengths longer than 1.5 mm, and certainly suppressing wavelengths longer than 3.5 mm as may be associated with laser drilled spacings. In another implementation, such at least one opening may be for one or more electromagnetic signals with wavelengths in a range of approximately 0.5 to 3.0 mm or 1.5 to 3.0 mm for suppressing at least one of crosstalk and/or electromagnetic radiation with wavelengths longer than 3.0 mm, and certainly suppressing wavelengths longer than 3.5 mm as may be associated with laser drilled spacings. However, as indicated above, wire bond wires 108 may additionally be used to supplant use of laser drilled and filled metal posts for longer wavelengths. For example, an uSIW circuit structure 110 may have wire bond wires 108 on a pitch for electromagnetic signals with wavelengths in a range of approximately 3 to 15 mm for suppressing at least one of crosstalk and/or electromagnetic radiation with wavelengths longer than 15 mm. These are just some examples, and other examples in accordance with the description herein may be used.


For purposes of clarity by way of example and not limitation, a waveguide circuit structure 110 with a dielectric for electromagnetic wave propagation is generally described below, though other types of circuit structures may be used in accordance with the description herein. Along those lines, an electromagnetic waveguide circuit structure 110 may be thought of as an “upper-Surface Integrated Waveguide” or “uSIW” so as to distinguish from a conventional SIW.



FIG. 2-1 is a line drawing of a front perspective view illustratively depicting the exemplary microelectronic device 100 of FIG. 1-1 with an upper conductive layer 121. With simultaneous reference to FIG. 1-1 through 2-1, microelectronic device 100 of FIG. 2-1 is further described.


A metal or other electrically conductive layer (“cover”) 121 may be mechanically coupled to upper ends 111 for electrical conductivity. Cover 121 may provide another conductive layer for waveguide circuit structure 110 for providing an upper interior surface 122 on an underside of cover 121. Cover 121 is spaced apart from conductive layer 101 by heights of wire bond wires 108, so upper interior surface 122 is spaced apart from lower interior surface 104. Upper ends 111 of wire bond wires 108 are interconnect to upper interior surface 122. Upper interior surface 122 for defining an interior region 117 of waveguide circuit structure 110 may be directly opposite lower interior surface 104; however, in another implementation wire bond wires 108 may be slanted so upper interior surface 122 and lower interior surface 104 are not directly opposite one another, though portions respectively thereof may be directly opposite one another. In general, wire bond wires 108, conductive layer 101 and cover 121 in combination may define at least one signal path opening 114 into interior region 117 in at least one side provided by such wire bond wires 108 for a signal port of a circuit structure 110.


Upper and lower interior surfaces 122 and 104, respectively, may be interconnected to upper and lower ends 111 and 112 of wire bond wires 108, respectively, of such interior surfaces, where such wire bond wires 108 provide interior sidewall surfaces 116, for defining an interior region 117. Wire bond wires 108 may be used to interconnect for purposes of electrical conductivity upper and lower conductive surfaces, as well as provide interior sidewall surfaces 116 for forming a waveguide circuit structure 110 having bars, as opposed to solid walls, for defining sidewalls for openings 118 and 119. Again, spacings between wire bond wires 108 may be narrow with respect to a wavelength of a propagated signal.


Currently, bonded wire bond wires 108 may have on center spacings, or pitch, from one another in a range of approximately 50 to 150 microns (0.050 to 0.150 mm) on narrow-spacings end of a wire bonding pitch range. Along those lines, bonded wire bond wires 108 may be used for waveguide circuit structures 110 for signal wavelengths less than approximately 1.5 mm, such as in a range of approximately 500 to 1500 microns (i.e., 0.5 to 1.5 mm) for example. Spacing greater than 150 microns, including those in a range of approximately 150 to 300 microns, may likewise be used with wire bond wires 108. Furthermore, spacings greater than approximately 350 microns may be used with wire bond wires 108. Investment in wire bond tooling is not limited to applications for only frequencies higher than conventional laser drilling tooling, but may likewise displace laser drilling tooling for frequencies with wavelengths greater than approximately 3.5 mm.


Because wire bond wires 108 may have a smaller pitch than laser drilled holes, either or both openings for a signal ingress end 118 of a width w1 and a signal egress end 119 of interior region 117 of a width w2 may be less than a minimum pitch of laser drilled holes. Width w1 and/or w2 may be in a range of approximately 50 to 150 microns for having a narrow strip line interface thereto or therefrom for a circuit structure 110 with wire bond wires 108. Likewise, larger values may be used, such as in a range of approximately 150 to 300 microns for width w1 and/or w2 with corresponding strip line interfaces for a circuit structure 110 with wire bond wires 108.


Widths of ingress and/or egress openings of circuit structure 110 may be narrowly tailored for higher frequencies, so as to suppress frequencies with longer wavelengths from a wire bond wire 108 signal guide circuit structure 110. For example a wavelength of approximately 3 mm for approximately a 10 GHz signal or higher frequency may be allowed to pass into and/or out of a waveguide circuit structure 110, while lower frequencies may be filtered out by such waveguide circuit structure 110. This is just one of many examples of frequencies that may be used for a wire bond wire 108 signal guide circuit structure 110.


Another feature of using wire bond wires 108 may be an ability to form a circuit structure on an upper surface of a substrate without having to introduce another dielectric layer, as air may be used as a waveguide dielectric. As waveguides may occupy a substantial amount of surface area or volume of a substrate of an SIW, multiple layers may have to be introduced for an SIW to have adequate space for circuitry other than waveguides. This may increase overall thickness of an SIW product, which may preclude use in some thin profile packages.


Because wire bond wires 108 may be attached to an upper surface of a substrate having a conductive layer 101, layers of such substrate below such conductive layer 101 may not be affected by imposition of conductive layer 101. Conductive layer 101, as well as cover 121, is conventionally coupled to an earth ground or other zero potential sink. By using a uSIW circuit structure 110 and not having to add another layer to a multi-layer substrate to make additional room for a conventional SIW or another conventional SIW internal to such multi-layer substrate, an overall thinner product may result.


Because wire bond wires 108 may be more closely spaced than laser drilled and filled holes, such wire bond wires 108 coupled to upper and lower conductive layers, such as upper and lower conductive plates for example, may form an electromagnetic and/or radio frequency interference cage. Shielding from external interference may be provided to a signal in a circuit structure 110, and/or shielding from a signal in a circuit structure 110 may be provided to limit generation of external interference escaping from circuit structure 110.


Use of wire bond wires 108 does not preclude implementation of a waveguide dielectric, which may be desirable for signal attenuation and/or other parameters for some applications. Along those lines, FIG. 2-2 is a line drawing of a front perspective view illustratively depicting the example microelectronic device 100 of FIG. 2-1 with a signal guide, such as a waveguide, dielectric layer. FIG. 2-3 is a line drawing of a front perspective view illustratively depicting the example microelectronic device 100 of FIG. 2-2 with an upper conductive layer. With simultaneous reference to FIG. 1-1 through 2-3, microelectronic device 100 of FIGS. 2-2 and 2-3 is further described.


Upper ends 111 of wire bond wires 108 may or may not extend in whole or in part above an upper surface 124 of a dielectric layer 123. Upper ends 111 may have a slanted portion extending above a cylindrical shaft portion of wires of wire bond wires 108. Wire bond wires 108 may be of a bond via array, namely bond via array wires.


Dielectric layer 123 may be formed over wire bond wires 108 and surfaces 103-105. Dielectric layer 123 may be a molding or encapsulating layer of a molding or encapsulation material, respectively. For example, dielectric layer 123 may be formed by injection molding using a mold assist film to leave upper ends 111, in whole or in part, exposed after forming such a molding layer. Whether a dielectric layer 123 is implemented or not, such dielectric layer 123 may be above an upper surface of a substrate in contrast to a conventional SIW. Circuit structure 110, such as a waveguide for propagating an electromagnetic signal, may have air or generally a gas, or no dielectric medium at all (i.e., space or a vacuum), for propagating an electromagnetic signal.


A cover 121 may be formed on and/or above an upper surface 124 of dielectric layer 123 for interconnection with upper ends 111. Along those lines, a metal or other electrically conductive material may be plated, printed, deposited or otherwise formed on upper surface 124 for forming cover 121 while simultaneously interconnecting upper ends 111 with such cover 121.


Cover 121, in addition to being over an interior region 117 corresponding to interior surface 104, overlaps upper ends 111. Optionally, cover 121 may extend beyond upper ends 111 of wire bond wires, same or similarly to optionally having conductive layer 101 extend beyond interior surface 104 as generally indicated by upper surface 105. Along those lines, cover 121 may have an extension portion 138, such as an eave or overhang, which is outside of interior region 117 and extends beyond a sidewall defined by at least one plurality of wire bond wires 108 of such interior region 117. For example, extension portion 138 of conductive cover 121 may be laterally extend away from such a sidewall by an amount in a range of approximately 0.5*h1 to h1. Extension portion 138 may suppress “leakage” of electromagnetic field and reduce emission loss of signal. Along those lines, a longer extension portion 138 may generally provide enhanced suppression of leakage.



FIG. 3 is a block diagram illustratively depicting a cross-sectional view of an exemplary system-integrated package (“SiP”) 130 having a uSIW circuit structure 110, such as previously described, for a microelectronic device 100. Substrate 102 may include a plurality of layers 131-1 through 131-N for forming conductive lines or traces. Respectively located between pairs of such plurality of layers 131-1 through 131-N may be a plurality of inter-dielectric layers 132-1 through 132-N. Along those lines, substrate 102 may be a multi-layer PCB formed of FR4 with copper traces or other form of substrate. With simultaneous reference to FIGS. 1-1 through 3, SiP 130 is further described.


On an uppermost layer 131-1 of substrate 102 may be a plurality of microelectronic components 133, such as a bank of capacitors 133-1 and an IC packaged die 133-2 for example, in addition to at least one circuit structure 110, which in this example is a uSIW circuit structure 110 for purposes of clarity by way of example and not limitation. For this example, a molding layer 123 may be formed covering in whole or in part one or more of microelectronic components 133. After forming molding layer 123, a cover 121 may be formed for uSIW circuit structure 110, which formation of cover 121 may optionally be followed by formation of a capping molding or encapsulation layer 135 over such cover 121 and an upper surface 124 of molding layer 123.



FIG. 4 is a block diagram illustratively depicting a top plan view of the example SiP 130 of FIG. 3. SiP 130 may have many microelectronic components, which for purposes of clarity are as generalized as blocks of microelectronic components 133, coupled to an upper surface of a substrate 102.


Two of such microelectronic components 133, namely RF circuit 133-3 and RF circuit 133-4, may be for communication of an RF signal 136 from one to the other. A uSIW circuit structure 110 may be coupled at one end to RF circuit 133-3 and at the other end to RF circuit 133-4 for communicating such RF signal 136. While an example signal path and waveguide path therefor is illustratively depicted for purposes of clarity, it should be understood that another type of signal path and/or waveguide path may be used. For example even though rectilinear corners are illustratively depicted for a uSIW circuit structure 110, in another implementation curved corners may be used as illustratively indicated with dashed lines 137. Though an RF signal 136 is described another type of electromagnetic waveguide signal, such as a millimeter-wave or microwave signal for an electromagnetic signal for example, may be used.


In this example, a high-frequency RF signal 136, namely with a wavelength less than approximately 1.5 mm, passes between many different microelectronic components 133. To provide a transmission line for a communication channel in a SiP 130 having low-loss and low crosstalk signal parameters, a uSIW circuit structure 110 may be used. For example, for RF signal 136 may have narrow bands at high frequencies making use of a uSIW circuit structure 110 desirable. Because a uSIW circuit structure 110 may be formed on a surface of substrate 102, no additional internal routing layer or layers need be added to substrate 102.



FIGS. 5 through 10 are respective block diagrams illustratively depicting respective top-down views of corresponding exemplary microelectronic devices 100 having a signal guide circuit structure 110 formed with wire bond wires 108. Each of FIGS. 5 through 10 is further described with simultaneous reference to FIGS. 1-1 through 4.


With reference to FIGS. 5 and 6, microelectronic device 100 includes a uSIW circuit structure 110, as previously, described, but additionally with one or more conductive structures 141 of same or different shapes from one another. Conductive structures 141 may be located in interior region 117, namely in a signal conduit or cavity of a circuit structure 110 generally between rows 116 and 117.


One or more of conductive structures 141 may be formed with wire bond wires 108 and/or by forming conductive vias in a dielectric layer 123. With respect to the latter, holes may be formed for interconnection of conductive vias as conductive structures to interior surface 104 for mechanical coupling therewith for electrical conductivity. A metal or other conductive material may be plated or otherwise deposited into such holes for forming conductive vias for conductive structures. This deposition may be a same deposition used to form cover 121.


In the example of microelectronic device 100 of FIG. 5, addition of conductive structures 141 in interior region 117 is for having interior conductive structures 141 couple lower interior surface 104 and upper interior surface 122 of interior region 117 for electrical conductivity to provide an inductive post filter. In the example of microelectronic device 100 of FIG. 6, addition of conductive structures 141 in interior region 117 is for having interior conductive structures 141 couple lower interior surface 104 and upper interior surface 122 of interior region 117 for electrical conductivity to provide an iris-coupled filter circuit structure 110.


With reference to FIGS. 7-1 and 7-2, wire bond wires 108, as well as lower and upper conductive layers for a uSIW circuit structure 110 are used to form a Y-shaped structure. In another example, a T-shaped or other shaped structure may be formed. Along those lines, a splitter as in FIG. 7-1 or a coupler as in FIG. 7-2 as generally indicated by signal arrows 149 by may be implemented as a Y-shaped or T-shaped circuit structure 110. For these structures, a first set 146 of wire bond wires 108 is for a first outer side of such a Y-shaped or T-shaped circuit structure 110, and a second set of wire bond wires 147 is for a second outer side of such a Y-shaped or T-shaped circuit structure 110 opposite such first side outer side. A third set 148 of wire bond wires 108 is for a first inner side and a second inner side respectively opposite such first outer side and second outer side. For a Y-shaped circuit structure 110, optionally a ferrite disk 142 and metalized transforms 143 may be formed in interior region 117 to provide a circulator circuit structure 110 as in FIG. 7-3.


With reference to FIG. 8, a circuit structure 110 may be implemented for a positive feedback oscillator or other oscillator or a resonator for a microelectronic device 100. Along those lines, conductive lines 144, such as strip lines for example, may be provided to ports of circuit structure 110.


With reference to FIG. 9, a circuit structure 110 may be implemented for a cavity-backed active oscillator antenna or other antenna for a microelectronic device 100. Along those lines, conductive lines 144 may be provided to a port of circuit structure 110.


With reference to FIG. 10, a circuit structure 110 may be implemented for a tunable cavity for a microelectronic device 100. Along those lines, conductive lines 144 may be provided to ports of circuit structure 110, and one or more tuning elements 145 may be located in an internal region 117 of a tunable cavity circuit structure 110.


Either upper or lower ends of conductive structures 141, including wire bond wires and/or conductive vias, in interior region 117 may be spaced apart from either upper or lower interior surfaces, namely not shorted to either an upper or a lower conductive layer, for a transmitter or a receiver. Thus, for example, a set of interior wire bond wires used for conductive structures 141 may be interconnected to a lower interior surface 104 between rows 106 and 107 and may be shorter than outer wire bond wires 108 used to provide rows 106 and 107. Such set of interior wire bond wires used for conductive structures 141 may be completely covered with a dielectric layer 123, including upper ends thereof, so as not to come in direct contact with cover 121. Likewise, though in a reverse direction, holes for conductive structures 141 may not reach down to lower interior surface 104, leaving a portion of dielectric layer 123 between bottoms of such holes and lower interior surface 104.



FIG. 11 is a block diagram illustratively depicting an exemplary amplifier system 150 having a plurality of signal guide circuit structures 110, namely circuit structure 110-1 and 110-2 in this example. FIG. 11 is further described with simultaneous reference to FIGS. 1-1 through 11.


An input signal 151 is provided, such as by a strip line for example, to an ingress or input end or port of a uSIW circuit structure 110-1. An input matching network 152 may be coupled to an output or egress end or port of circuit structure 110-1, such as with a strip line or other signal conductive medium.


An active N-port or multi-port circuit 153 may be coupled to input matching network 152 to receive a signal therefrom. An output matching network 154 may be coupled to multi-port circuit 153 to receive a signal therefrom. Another uSIW circuit structure 110-2 may be coupled at an input or ingress port or end thereof to receive a signal from output matching network 154, such as via a strip line or other signal conductive medium. An output or egress end or port of circuit structure 110-2 may be coupled, such as with a strip line or other signal conductive medium, for sourcing an output signal 155 therefrom. Output signal 155 may be an amplified version of input signal 151, as amplifier system 150 may be an amplifier with a uSIW input and output.



FIG. 12 is a flow diagram illustratively depicting an exemplary process flow 160 for forming a microelectronic device 100 for having a circuit structure 110, as previously described. FIG. 12 is further described with simultaneous reference to FIGS. 1-1 through 12.


At operation 161 of process flow 160, a first conductive layer 101 may be obtained for providing a lower interior surface 104 of a circuit structure 110. At operation 162, a plurality of wire bond wires 108 may be interconnected to an upper surface 105 of first conductive layer 101, namely lower interior surface 104 of circuit structure 110. Such plurality of wire bond wires 108 may be spaced apart from one another by a distance d for providing at least one side of a circuit structure 110.


Optionally, at operation 163, a dielectric layer 123 may be deposited on upper surface 105 of first conductive layer 101 for providing a dielectric signal medium for circuit structure 110. Examples of dielectric materials that are commonly used for dielectric signal mediums include mold compounds, such as a G770 material for example.


At operation 164, a second or upper conductive layer, namely cover 121, may be formed for providing an upper interior surface 122 of circuit structure 110 opposite lower interior surface 104. Cover 121 may be interconnected to upper ends 111 of such a plurality of wire bond wires 108.


While the foregoing describes exemplary embodiment(s) in accordance with one or more aspects of the disclosure, other and further embodiment(s) in accordance with the one or more aspects of the disclosure may be devised without departing from the scope thereof, which is determined by the claim(s) that follow and equivalents thereof. Each claim of this document constitutes a separate embodiment, and embodiments that combine different claims and/or different embodiments are within the scope of the disclosure and will be apparent to those of ordinary skill in the art after reviewing this disclosure. Claim(s) listing steps do not imply any order of the steps. Trademarks are the property of their respective owners.

Claims
  • 1. An apparatus for a microelectronic device, comprising: a first conductive layer for providing a lower interior surface of a circuit structure;a plurality of wire bond wires interconnected to the lower interior surface of the first conductive layer with wire bonds and spaced apart from one another for providing at least one side of the circuit structure;a second conductive layer for providing an upper interior surface of the circuit structure spaced apart from the lower interior surface by and interconnected to the plurality of wire bond wires; andthe plurality of wire bond wires, the first conductive layer and the second conductive layer in combination defining at least one opening in the at least one side for a signal port of the circuit structure.
  • 2. The apparatus according to claim 1, wherein the at least one opening is for electromagnetic signals with wavelengths in a range of approximately 0.5 to 1.5 mm for suppressing at least one of crosstalk, electromagnetic interference or electromagnetic radiation with wavelengths longer than 1.5 mm.
  • 3. The apparatus according to claim 1, wherein the at least one opening is for electromagnetic signals with wavelengths in a range of approximately 0.5 to 3.0 mm for suppressing at least one of crosstalk, electromagnetic interference or electromagnetic radiation with wavelengths longer than 3.0 mm.
  • 4. The apparatus according to claim 1, wherein the at least one opening is for electromagnetic signals with wavelengths in a range of approximately 3.0 to 15 mm for suppressing at least one of crosstalk, electromagnetic interference or electromagnetic radiation with wavelengths longer than 15 mm.
  • 5. The apparatus according to claim 1, wherein the lower conductive layer is formed on or as part of an upper surface of a substrate.
  • 6. The apparatus according to claim 5, wherein the circuit structure is for a cavity.
  • 7. The apparatus according to claim 5, wherein the circuit structure is for a waveguide.
  • 8. The apparatus according to claim 7, wherein the waveguide is for electromagnetic signals with wavelengths in a range of approximately 0.5 to 1.5 mm.
  • 9. The apparatus according to claim 7, wherein the waveguide is for electromagnetic signals with wavelengths in a range of approximately 0.5 to 3.0 mm.
  • 10. The apparatus according to claim 7, wherein the waveguide is for electromagnetic signals with wavelengths in a range of approximately 3 to 15 mm.
  • 11. The apparatus according to claim 7, wherein: the signal port is a first signal port;the plurality of wire bond wires comprises a first set and a second set of the plurality of wire bond wires interconnected to the lower conductive layer and the upper conductive layer for providing a first side and a second side, respectively, opposite one another for the at least one side of the circuit structure; andthe first set, the second set, the first conductive layer, and the second conductive layer in combination defining a first opening and a second opening for the at least one opening in the at least one side for the first signal port and a second signal port, respectively, of the circuit structure.
  • 12. The apparatus according to claim 11, wherein the plurality of wire bond wires are spaced apart from one another by less than 1/10th of a signal wavelength for use of the circuit structure with wavelengths less than approximately 1.5 mm.
US Referenced Citations (808)
Number Name Date Kind
2230663 Alden Feb 1941 A
3289452 Koellner Dec 1966 A
3358897 Christensen Dec 1967 A
3430835 Grable et al. Mar 1969 A
3623649 Keisling Nov 1971 A
3795037 Luttmer Mar 1974 A
3900153 Beerwerth et al. Aug 1975 A
4067104 Tracy Jan 1978 A
4072816 Gedney et al. Feb 1978 A
4213556 Persson et al. Jul 1980 A
4327860 Kirshenboin et al. May 1982 A
4422568 Elles et al. Dec 1983 A
4437604 Razon et al. Mar 1984 A
4604644 Beckham et al. Aug 1986 A
4642889 Grabbe Feb 1987 A
4667267 Hernandez et al. May 1987 A
4695870 Patraw Sep 1987 A
4716049 Patraw Dec 1987 A
4725692 Ishii et al. Feb 1988 A
4771930 Gillotti et al. Sep 1988 A
4793814 Zifcak et al. Dec 1988 A
4804132 DiFrancesco Feb 1989 A
4845354 Gupta et al. Jul 1989 A
4867267 Carlson Sep 1989 A
4902600 Tamagawa et al. Feb 1990 A
4924353 Patraw May 1990 A
4925083 Farassat et al. May 1990 A
4955523 Carlommagno et al. Sep 1990 A
4975079 Beaman et al. Dec 1990 A
4982265 Watanabe et al. Jan 1991 A
4998885 Beaman et al. Mar 1991 A
4999472 Neinast et al. Mar 1991 A
5067007 Otsuka et al. Nov 1991 A
5067382 Zimmerman et al. Nov 1991 A
5083697 DiFrancesco Jan 1992 A
5095187 Gliga Mar 1992 A
5133495 Angulas et al. Jul 1992 A
5138438 Masayuki et al. Aug 1992 A
5148265 Khandros et al. Sep 1992 A
5148266 Khandros et al. Sep 1992 A
5186381 Kim Feb 1993 A
5189505 Bartelink Feb 1993 A
5196726 Nishiguchi et al. Mar 1993 A
5203075 Angulas et al. Apr 1993 A
5214308 Nishiguchi et al. May 1993 A
5220489 Barreto et al. Jun 1993 A
5222014 Lin Jun 1993 A
5238173 Ura et al. Aug 1993 A
5241454 Ameen et al. Aug 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5316788 Dibble et al. May 1994 A
5340771 Rostoker Aug 1994 A
5346118 Degani et al. Sep 1994 A
5371654 Beaman et al. Dec 1994 A
5397997 Tuckerman et al. Mar 1995 A
5438224 Papageorge et al. Aug 1995 A
5455390 DiStefano et al. Oct 1995 A
5468995 Higgins, III Nov 1995 A
5476211 Khandros Dec 1995 A
5494667 Uchida et al. Feb 1996 A
5495667 Farnworth et al. Mar 1996 A
5518964 DiStefano et al. May 1996 A
5531022 Beaman et al. Jul 1996 A
5536909 DiStefano et al. Jul 1996 A
5541567 Fogel et al. Jul 1996 A
5571428 Nishimura et al. Nov 1996 A
5578869 Hoffman et al. Nov 1996 A
5608265 Kitano et al. Mar 1997 A
5615824 Fjelstad et al. Apr 1997 A
5635846 Beaman et al. Jun 1997 A
5656550 Tsuji et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5679977 Khandros et al. Oct 1997 A
5688716 DiStefano et al. Nov 1997 A
5718361 Braun et al. Feb 1998 A
5726493 Yamashita et al. Mar 1998 A
5731709 Pastore et al. Mar 1998 A
5736780 Murayama Apr 1998 A
5736785 Chiang et al. Apr 1998 A
5766987 Mitchell et al. Jun 1998 A
5787581 DiStefano et al. Aug 1998 A
5801441 DiStefano et al. Sep 1998 A
5802699 Fjelstad et al. Sep 1998 A
5811982 Beaman et al. Sep 1998 A
5821763 Beaman et al. Oct 1998 A
5830389 Capote et al. Nov 1998 A
5831836 Long et al. Nov 1998 A
5839191 Economy et al. Nov 1998 A
5854507 Miremadi et al. Dec 1998 A
5874781 Fogal et al. Feb 1999 A
5898991 Fogel et al. May 1999 A
5908317 Heo Jun 1999 A
5912505 Itoh et al. Jun 1999 A
5948533 Gallagher et al. Sep 1999 A
5953624 Bando et al. Sep 1999 A
5971253 Gilleo et al. Oct 1999 A
5973391 Bischoff et al. Oct 1999 A
5977618 DiStefano et al. Nov 1999 A
5977640 Bertin et al. Nov 1999 A
5980270 Fjelstad et al. Nov 1999 A
5989936 Smith et al. Nov 1999 A
5994152 Khandros et al. Nov 1999 A
6000126 Pai Dec 1999 A
6002168 Bellaar et al. Dec 1999 A
6032359 Carroll Mar 2000 A
6038136 Weber Mar 2000 A
6052287 Palmer et al. Apr 2000 A
6054337 Solberg Apr 2000 A
6054756 DiStefano et al. Apr 2000 A
6077380 Hayes et al. Jun 2000 A
6117694 Smith et al. Sep 2000 A
6121676 Solberg Sep 2000 A
6124546 Hayward et al. Sep 2000 A
6133072 Fjelstad Oct 2000 A
6145733 Streckfuss et al. Nov 2000 A
6157080 Tamaki et al. Dec 2000 A
6158647 Chapman et al. Dec 2000 A
6164523 Fauty et al. Dec 2000 A
6168965 Malinovich et al. Jan 2001 B1
6177636 Fjelstad Jan 2001 B1
6180881 Isaak Jan 2001 B1
6194250 Melton et al. Feb 2001 B1
6194291 DiStefano et al. Feb 2001 B1
6202297 Faraci et al. Mar 2001 B1
6206273 Beaman et al. Mar 2001 B1
6208024 DiStefano Mar 2001 B1
6211572 Fjelstad et al. Apr 2001 B1
6211574 Tao et al. Apr 2001 B1
6215670 Khandros Apr 2001 B1
6218728 Kimura Apr 2001 B1
6225688 Kim et al. May 2001 B1
6238949 Nguyen et al. May 2001 B1
6258625 Brofman et al. Jul 2001 B1
6260264 Chen et al. Jul 2001 B1
6262482 Shiraishi et al. Jul 2001 B1
6268662 Test et al. Jul 2001 B1
6295729 Beaman et al. Oct 2001 B1
6300780 Beaman et al. Oct 2001 B1
6303997 Lee et al. Oct 2001 B1
6313528 Solberg Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6329224 Nguyen et al. Dec 2001 B1
6332270 Beaman et al. Dec 2001 B2
6334247 Beaman et al. Jan 2002 B1
6358627 Benenati et al. Mar 2002 B2
6362520 DiStefano Mar 2002 B2
6362525 Rahim Mar 2002 B1
6376769 Chung Apr 2002 B1
6388333 Taniguchi et al. May 2002 B1
6395199 Krassowski et al. May 2002 B1
6399426 Capote et al. Jun 2002 B1
6407448 Chun Jun 2002 B2
6407456 Ball Jun 2002 B1
6410431 Bertin et al. Jun 2002 B2
6413850 Ooroku et al. Jul 2002 B1
6439450 Chapman et al. Aug 2002 B1
6458411 Goossen et al. Oct 2002 B1
6469260 Horiuchi et al. Oct 2002 B2
6469373 Funakura et al. Oct 2002 B2
6472743 Huang et al. Oct 2002 B2
6476503 Imamura et al. Nov 2002 B1
6476506 O'Connor Nov 2002 B1
6476583 McAndrews Nov 2002 B2
6486545 Glenn et al. Nov 2002 B1
6489182 Kwon Dec 2002 B2
6489676 Taniguchi et al. Dec 2002 B2
6495914 Sekine et al. Dec 2002 B1
6507104 Ho et al. Jan 2003 B2
6509639 Lin Jan 2003 B1
6514847 Ohsawa et al. Feb 2003 B1
6515355 Jiang et al. Feb 2003 B1
6522018 Tay et al. Feb 2003 B1
6550666 Chew et al. Feb 2003 B2
6526655 Beaman et al. Mar 2003 B2
6531784 Shim et al. Mar 2003 B1
6545228 Hashimoto Apr 2003 B2
6555918 Masuda et al. Apr 2003 B2
6560117 Moon May 2003 B2
6563205 Fogal et al. May 2003 B1
6563217 Corisis et al. May 2003 B2
6573458 Matsubara et al. Jun 2003 B1
6578754 Tung Jun 2003 B1
6581276 Chung Jun 2003 B2
6581283 Sugiura et al. Jun 2003 B2
6624653 Cram Sep 2003 B1
6630730 Grigg Oct 2003 B2
6639303 Siniaguine Oct 2003 B2
6647310 Yi et al. Nov 2003 B1
6650013 Yin et al. Nov 2003 B2
6653170 Lin Nov 2003 B1
6684007 Yoshimura et al. Jan 2004 B2
6686268 Farnworth et al. Feb 2004 B2
6687988 Sugiura et al. Feb 2004 B1
6693363 Tay et al. Feb 2004 B2
6696305 Kung et al. Feb 2004 B2
6699730 Kim et al. Mar 2004 B2
6708403 Beaman et al. Mar 2004 B2
6720783 Satoh et al. Apr 2004 B2
6730544 Yang May 2004 B1
6733711 Durocher et al. May 2004 B2
6734539 Degani et al. May 2004 B2
6734542 Nakatani et al. May 2004 B2
6740980 Hirose May 2004 B2
6740981 Hosomi May 2004 B2
6741085 Khandros et al. May 2004 B1
6746894 Fee et al. Jun 2004 B2
6754407 Chakravorty et al. Jun 2004 B2
6756252 Nakanishi Jun 2004 B2
6756663 Shiraishi et al. Jun 2004 B2
6759738 Fallon et al. Jul 2004 B1
6762078 Shin et al. Jul 2004 B2
6765287 Lin Jul 2004 B1
6774317 Fjelstad Aug 2004 B2
6774467 Horiuchi et al. Aug 2004 B2
6774473 Shen Aug 2004 B1
6774494 Arakawa Aug 2004 B2
6777787 Shibata Aug 2004 B2
6777797 Egawa Aug 2004 B2
6778406 Eldridge et al. Aug 2004 B2
6780746 Kinsman et al. Aug 2004 B2
6787926 Chen et al. Sep 2004 B2
6790757 Chittipeddi et al. Sep 2004 B1
6800941 Lee et al. Oct 2004 B2
6812575 Furusawa Nov 2004 B2
6815257 Yoon et al. Nov 2004 B2
6825552 Light et al. Nov 2004 B2
6828665 Pu et al. Dec 2004 B2
6828668 Smith et al. Dec 2004 B2
6844619 Tago Jan 2005 B2
6856235 Fjelstad Feb 2005 B2
6864166 Yin et al. Mar 2005 B1
6867499 Tabrizi Mar 2005 B1
6874910 Sugimoto et al. Apr 2005 B2
6897565 Pflughaupt et al. May 2005 B2
6900530 Tsai May 2005 B1
6902869 Appelt et al. Jun 2005 B2
6902950 Ma et al. Jun 2005 B2
6906408 Cloud et al. Jun 2005 B2
6908785 Kim Jun 2005 B2
6909181 Aiba et al. Jun 2005 B2
6917098 Yamunan Jul 2005 B1
6930256 Huemoeller et al. Aug 2005 B1
6933598 Kamezos Aug 2005 B2
6933608 Fujisawa Aug 2005 B2
6939723 Corisis et al. Sep 2005 B2
6946380 Takahashi Sep 2005 B2
6951773 Ho et al. Oct 2005 B2
6962282 Manansala Nov 2005 B2
6962864 Jeng et al. Nov 2005 B1
6977440 Pflughaupt et al. Dec 2005 B2
6979599 Silverbrook Dec 2005 B2
6987032 Fan et al. Jan 2006 B1
6989122 Pham et al. Jan 2006 B1
7009297 Chiang et al. Mar 2006 B1
7017794 Nosaka Mar 2006 B2
7021521 Sakurai et al. Apr 2006 B2
7045884 Standing May 2006 B2
7051915 Mutaguchi May 2006 B2
7052935 Pai et al. May 2006 B2
7053477 Kamezos et al. May 2006 B2
7053485 Bang et al. May 2006 B2
7061079 Weng et al. Jun 2006 B2
7061097 Yokoi Jun 2006 B2
7067911 Lin et al. Jun 2006 B1
7071028 Koike et al. Jul 2006 B2
7071547 Kang et al. Jul 2006 B2
7071573 Lin Jul 2006 B1
7078788 Vu et al. Jul 2006 B2
7078822 Dias et al. Jul 2006 B2
7095105 Cherukuri et al. Aug 2006 B2
7112520 Lee et al. Sep 2006 B2
7115986 Moon et al. Oct 2006 B2
7119427 Kim Oct 2006 B2
7121891 Cherian Oct 2006 B2
7138722 Miyamoto et al. Nov 2006 B2
7170185 Hogerton et al. Jan 2007 B1
7176043 Haba et al. Feb 2007 B2
7176506 Beroz et al. Feb 2007 B2
7176559 Ho et al. Feb 2007 B2
7185426 Hiner et al. Mar 2007 B1
7187072 Fukitomi et al. Mar 2007 B2
7190061 Lee Mar 2007 B2
7198980 Jiang et al. Apr 2007 B2
7198987 Warren et al. Apr 2007 B1
7205670 Oyama Apr 2007 B2
7215033 Lee et al. May 2007 B2
7216794 Lange et al. May 2007 B2
7225538 Eldridge et al. Jun 2007 B2
7227095 Roberts et al. Jun 2007 B2
7229906 Babinetz et al. Jun 2007 B2
7233057 Hussa Jun 2007 B2
7242081 Lee Jul 2007 B1
7246431 Bang et al. Jul 2007 B2
7256069 Akram et al. Aug 2007 B2
7259445 Lau et al. Aug 2007 B2
7262124 Fujisawa Aug 2007 B2
7262506 Mess et al. Aug 2007 B2
7268421 Lin Sep 2007 B1
7276785 Bauer et al. Oct 2007 B2
7276799 Lee et al. Oct 2007 B2
7287322 Mehieu et al. Oct 2007 B2
7290448 Shirasaka et al. Nov 2007 B2
7294920 Chen et al. Nov 2007 B2
7294928 Bang et al. Nov 2007 B2
7298033 Yoo Nov 2007 B2
7301770 Campbell et al. Nov 2007 B2
7307348 Wood et al. Dec 2007 B2
7321164 Hsu Jan 2008 B2
7323767 James et al. Jan 2008 B2
7327038 Kwon et al. Feb 2008 B2
7342803 Inagaki et al. Mar 2008 B2
7344917 Gautham Mar 2008 B2
7345361 Malik et al. Mar 2008 B2
7355289 Hess et al. Apr 2008 B2
7365416 Kawabata et al. Apr 2008 B2
7368924 Beaman et al. May 2008 B2
7371676 Hembree May 2008 B2
7372151 Fan et al. May 2008 B1
7378726 Punzalan et al. May 2008 B2
7390700 Gerber et al. Jun 2008 B2
7391105 Yeom Jun 2008 B2
7391121 Otremba Jun 2008 B2
7416107 Chapman et al. Aug 2008 B2
7425758 Corisis et al. Sep 2008 B2
7453157 Haba et al. Nov 2008 B2
7456091 Kuraya et al. Nov 2008 B2
7456495 Pohl et al. Nov 2008 B2
7462936 Haba et al. Dec 2008 B2
7476608 Craig et al. Jan 2009 B2
7476962 Kim Jan 2009 B2
7485562 Chua et al. Feb 2009 B2
7485969 Corisis et al. Feb 2009 B2
7495179 Kubota et al. Feb 2009 B2
7495342 Beaman et al. Feb 2009 B2
7495644 Hirakata Feb 2009 B2
7504284 Ye et al. Mar 2009 B2
7504716 Abbott Mar 2009 B2
7517733 Camacho et al. Apr 2009 B2
7527505 Murata May 2009 B2
7528474 Lee May 2009 B2
7535090 Furuyama et al. May 2009 B2
7537962 Jang et al. May 2009 B2
7538565 Beaman et al. May 2009 B1
7550836 Chou et al. Jun 2009 B2
7560360 Cheng et al. Jul 2009 B2
7564116 Ahn et al. Jul 2009 B2
7576415 Cha et al. Aug 2009 B2
7576439 Craig et al. Aug 2009 B2
7578422 Lange et al. Aug 2009 B2
7582963 Gerber et al. Sep 2009 B2
7589394 Kawano Sep 2009 B2
7592638 Kim Sep 2009 B2
7595548 Shirasaka et al. Sep 2009 B2
7605479 Mohammed Oct 2009 B2
7612638 Chung et al. Nov 2009 B2
7621436 Mii et al. Nov 2009 B2
7625781 Beer Dec 2009 B2
7629695 Yoshimura et al. Dec 2009 B2
7633154 Dai et al. Dec 2009 B2
7633765 Scanlan et al. Dec 2009 B1
7642133 Wu et al. Jan 2010 B2
7646102 Boon Jan 2010 B2
7659612 Hembree et al. Feb 2010 B2
7659617 Kang et al. Feb 2010 B2
7663226 Cho et al. Feb 2010 B2
7670940 Mizukoshi et al. Mar 2010 B2
7671457 Hiner et al. Mar 2010 B1
7671459 Corisis et al. Mar 2010 B2
7675152 Gerber et al. Mar 2010 B2
7677429 Chapman et al. Mar 2010 B2
7682960 Wen Mar 2010 B2
7682962 Hembree Mar 2010 B2
7683460 Heitzer et al. Mar 2010 B2
7683482 Nishida et al. Mar 2010 B2
7692931 Chong et al. Apr 2010 B2
7696631 Beaulieu et al. Apr 2010 B2
7706144 Lynch Apr 2010 B2
7709968 Damberg et al. May 2010 B2
7719122 Tsao et al. May 2010 B2
7723839 Yano et al. May 2010 B2
7728443 Hembree Jun 2010 B2
7737545 Fjelstad et al. Jun 2010 B2
7750483 Lin et al. Jul 2010 B1
7757385 Hembree Jul 2010 B2
7759782 Haba et al. Jul 2010 B2
7777238 Nishida et al. Aug 2010 B2
7777328 Enomoto Aug 2010 B2
7777351 Berry et al. Aug 2010 B1
7780064 Wong et al. Aug 2010 B2
7781877 Jiang et al. Aug 2010 B2
7795717 Goller Sep 2010 B2
7800233 Kawano et al. Sep 2010 B2
7807512 Lee et al. Oct 2010 B2
7808093 Kagaya et al. Oct 2010 B2
7808439 Yang et al. Oct 2010 B2
7815323 Saeki Oct 2010 B2
7834464 Meyer et al. Nov 2010 B2
7838334 Yu et al. Nov 2010 B2
7842541 Rusli et al. Nov 2010 B1
7850087 Hwang et al. Dec 2010 B2
7851259 Kim Dec 2010 B2
7855462 Boon et al. Dec 2010 B2
7855464 Shikano Dec 2010 B2
7857190 Takahashi et al. Dec 2010 B2
7859033 Brady Dec 2010 B2
7872335 Khan et al. Jan 2011 B2
7876180 Uchimura Jan 2011 B2
7880290 Park Feb 2011 B2
7892889 Howard et al. Feb 2011 B2
7898083 Castro Mar 2011 B2
7901989 Haba et al. Mar 2011 B2
7902644 Huang et al. Mar 2011 B2
7902652 Seo et al. Mar 2011 B2
7910385 Kweon et al. Mar 2011 B2
7911805 Haba Mar 2011 B2
7919846 Hembree Apr 2011 B2
7919871 Moon et al. Apr 2011 B2
7923295 Shim et al. Apr 2011 B2
7923304 Choi et al. Apr 2011 B2
7928552 Cho et al. Apr 2011 B1
7932170 Huemoeller et al. Apr 2011 B1
7934313 Lin et al. May 2011 B1
7939934 Haba et al. May 2011 B2
7944034 Gerber et al. May 2011 B2
7956456 Gurrum et al. Jun 2011 B2
7960843 Hedler et al. Jun 2011 B2
7964956 Bet-Shliemoun Jun 2011 B1
7967062 Campbell et al. Jun 2011 B2
7974099 Grajcar Jul 2011 B2
7977597 Roberts et al. Jul 2011 B2
7990711 Andry et al. Aug 2011 B1
7994622 Mohammed et al. Aug 2011 B2
8004074 Mori et al. Aug 2011 B2
8004093 Oh et al. Aug 2011 B2
8008121 Choi et al. Aug 2011 B2
8012797 Shen et al. Sep 2011 B2
8017437 Yoo et al. Sep 2011 B2
8017452 Ishihara et al. Sep 2011 B2
8018033 Moriya Sep 2011 B2
8018065 Lam Sep 2011 B2
8020290 Sheats Sep 2011 B2
8021907 Pagaila et al. Sep 2011 B2
8035213 Lee et al. Oct 2011 B2
8039316 Chi et al. Oct 2011 B2
8039960 Lin Oct 2011 B2
8039970 Yamamori et al. Oct 2011 B2
8048479 Hedler et al. Nov 2011 B2
8053814 Chen et al. Nov 2011 B2
8053879 Lee et al. Nov 2011 B2
8053906 Chang et al. Nov 2011 B2
8058101 Haba et al. Nov 2011 B2
8063475 Choi et al. Nov 2011 B2
8071424 Kang et al. Dec 2011 B2
8071431 Hoang et al. Dec 2011 B2
8071470 Khor et al. Dec 2011 B2
8076765 Chen et al. Dec 2011 B2
8076770 Kagaya et al. Dec 2011 B2
8080445 Pagaila Dec 2011 B1
8084867 Tang et al. Dec 2011 B2
8092734 Jiang et al. Jan 2012 B2
8093697 Haba et al. Jan 2012 B2
8106498 Shin et al. Jan 2012 B2
8115283 Bolognia et al. Feb 2012 B1
8119516 Endo Feb 2012 B2
8120054 Seo et al. Feb 2012 B2
8120186 Yoon Feb 2012 B2
8138584 Wang et al. Mar 2012 B2
8143141 Sun et al. Mar 2012 B2
8143710 Cho Mar 2012 B2
8158888 Shen et al. Apr 2012 B2
8169065 Kohl et al. May 2012 B2
8174119 Pendse May 2012 B2
8183682 Groenhuis et al. May 2012 B2
8183684 Nakazato May 2012 B2
8193034 Pagaila et al. Jun 2012 B2
8194411 Leung et al. Jun 2012 B2
8198716 Periaman et al. Jun 2012 B2
8207604 Haba et al. Jun 2012 B2
8213184 Knickerbocker Jul 2012 B2
8217502 Ko Jul 2012 B2
8225982 Pirkle et al. Jul 2012 B2
8232141 Choi et al. Jul 2012 B2
8237257 Yang Aug 2012 B2
8258010 Pagaila et al. Sep 2012 B2
8258015 Chow et al. Sep 2012 B2
8263435 Choi et al. Sep 2012 B2
8264091 Cho et al. Sep 2012 B2
8269335 Osumi Sep 2012 B2
8278746 Ding et al. Oct 2012 B2
8288854 Weng et al. Oct 2012 B2
8293580 Kim et al. Oct 2012 B2
8299368 Endo Oct 2012 B2
8304900 Jang et al. Nov 2012 B2
8314492 Egawa Nov 2012 B2
8315060 Morikita et al. Nov 2012 B2
8318539 Cho et al. Nov 2012 B2
8319338 Berry et al. Nov 2012 B1
8324633 McKenzie et al. Dec 2012 B2
8330272 Haba Dec 2012 B2
8349735 Pagaila et al. Jan 2013 B2
8354297 Pagaila et al. Jan 2013 B2
8362620 Pagani Jan 2013 B2
8372741 Co et al. Feb 2013 B1
8390108 Cho et al. Mar 2013 B2
8390117 Shimizu et al. Mar 2013 B2
8395259 Eun Mar 2013 B2
8399972 Hoang et al. Mar 2013 B2
8404520 Chau et al. Mar 2013 B1
8409922 Camacho et al. Apr 2013 B2
8415704 Ivanov et al. Apr 2013 B2
8419442 Horikawa et al. Apr 2013 B2
8435899 Miyata et al. May 2013 B2
8450839 Corisis et al. May 2013 B2
8476115 Choi et al. Jul 2013 B2
8476770 Shao et al. Jul 2013 B2
8482111 Haba Jul 2013 B2
8487421 Sato et al. Jul 2013 B2
8492201 Pagaila et al. Jul 2013 B2
8502387 Choi et al. Aug 2013 B2
8507297 Iida et al. Aug 2013 B2
8508045 Khan et al. Aug 2013 B2
8518746 Pagaila et al. Aug 2013 B2
8520396 Schmidt et al. Aug 2013 B2
8525214 Lin et al. Sep 2013 B2
8525314 Haba et al. Sep 2013 B2
8525318 Kim et al. Sep 2013 B1
8552556 Kim et al. Oct 2013 B1
8558379 Kwon Oct 2013 B2
8558392 Chua et al. Oct 2013 B2
8564141 Lee et al. Oct 2013 B2
8567051 Val Oct 2013 B2
8569892 Mori et al. Oct 2013 B2
8580607 Haba Nov 2013 B2
8598717 Masuda Dec 2013 B2
8618646 Sasaki et al. Dec 2013 B2
8618659 Sato et al. Dec 2013 B2
8624374 Ding et al. Jan 2014 B2
8633059 Do et al. Jan 2014 B2
8637991 Haba Jan 2014 B2
8642393 Yu et al. Feb 2014 B1
8646508 Kawada Feb 2014 B2
8653626 Lo et al. Feb 2014 B2
8653668 Uno et al. Feb 2014 B2
8653676 Kim et al. Feb 2014 B2
8659164 Haba Feb 2014 B2
8664780 Han et al. Mar 2014 B2
8669646 Tabatabai et al. Mar 2014 B2
8670261 Crisp et al. Mar 2014 B2
8680662 Haba et al. Mar 2014 B2
8680677 Wyland Mar 2014 B2
8680684 Haba et al. Mar 2014 B2
8685792 Chow et al. Apr 2014 B2
8686570 Semmelmeyer et al. Apr 2014 B2
8697492 Haba et al. Apr 2014 B2
8723307 Jiang et al. May 2014 B2
8728865 Haba et al. May 2014 B2
8729714 Meyer May 2014 B1
8742576 Thacker et al. Jun 2014 B2
8742597 Nickerson Jun 2014 B2
8766436 Delucca et al. Jul 2014 B2
8772152 Co et al. Jul 2014 B2
8772817 Yao Jul 2014 B2
8785245 Kim Jul 2014 B2
8791575 Oganesian et al. Jul 2014 B2
8791580 Park et al. Jul 2014 B2
8796135 Oganesian et al. Aug 2014 B2
8796846 Lin et al. Aug 2014 B2
8802494 Lee et al. Aug 2014 B2
8810031 Chang et al. Aug 2014 B2
8811055 Yoon Aug 2014 B2
8816404 Kim et al. Aug 2014 B2
8816505 Mohammed et al. Aug 2014 B2
8835228 Mohammed Sep 2014 B2
8836136 Chau et al. Sep 2014 B2
8836140 Ma et al. Sep 2014 B2
8836147 Uno et al. Sep 2014 B2
8841765 Haba et al. Sep 2014 B2
8846521 Sugizaki Sep 2014 B2
8847376 Oganesian et al. Sep 2014 B2
8853558 Gupta et al. Oct 2014 B2
8878353 Haba et al. Nov 2014 B2
8884416 Lee et al. Nov 2014 B2
8893380 Kim et al. Nov 2014 B2
8907466 Haba Dec 2014 B2
8907500 Haba et al. Dec 2014 B2
8912651 Yu et al. Dec 2014 B2
8916781 Haba et al. Dec 2014 B2
8922005 Hu et al. Dec 2014 B2
8923004 Low et al. Dec 2014 B2
8927337 Haba et al. Jan 2015 B2
8937309 England et al. Jan 2015 B2
8940630 Damberg et al. Jan 2015 B2
8940636 Pagaila et al. Jan 2015 B2
8946757 Mohammed et al. Feb 2015 B2
8948712 Chen et al. Feb 2015 B2
8963339 He et al. Feb 2015 B2
8970049 Kamezos Mar 2015 B2
8975726 Chen Mar 2015 B2
8978247 Yang et al. Mar 2015 B2
8981559 Hsu et al. Mar 2015 B2
8987132 Gruber et al. Mar 2015 B2
8988895 Mohammed et al. Mar 2015 B2
8993376 Camacho et al. Mar 2015 B2
9006031 Camacho et al. Apr 2015 B2
9012263 Mathew et al. Apr 2015 B1
9041227 Chau et al. May 2015 B2
9054095 Pagaila Jun 2015 B2
9082763 Yu et al. Jul 2015 B2
9093435 Sato et al. Jul 2015 B2
9095074 Haba et al. Jul 2015 B2
9105483 Chau et al. Aug 2015 B2
9105552 Yu et al. Aug 2015 B2
9117811 Zohni Aug 2015 B2
9123664 Haba Sep 2015 B2
9128123 Liu et al. Sep 2015 B2
9136254 Zhao et al. Sep 2015 B2
9142586 Wang et al. Sep 2015 B2
9153562 Haba et al. Oct 2015 B2
9167710 Mohammed et al. Oct 2015 B2
9171790 Yu et al. Oct 2015 B2
9177832 Camacho Nov 2015 B2
9196586 Chen et al. Nov 2015 B2
9196588 Leal Nov 2015 B2
9209081 Lim et al. Dec 2015 B2
9214434 Kim et al. Dec 2015 B1
9224647 Koo et al. Dec 2015 B2
9224717 Sato et al. Dec 2015 B2
9258922 Chen et al. Feb 2016 B2
9263394 Uzoh et al. Feb 2016 B2
9263413 Mohammed Feb 2016 B2
9299670 Yap et al. Mar 2016 B2
9318449 Hasch et al. Apr 2016 B2
9318452 Chen et al. Apr 2016 B2
9324696 Choi et al. Apr 2016 B2
9330945 Song et al. May 2016 B2
9349706 Co et al. May 2016 B2
9362161 Chi et al. Jun 2016 B2
9378982 Lin et al. Jun 2016 B2
9379074 Uzoh et al. Jun 2016 B2
9379078 Yu et al. Jun 2016 B2
9401338 Magnus et al. Jul 2016 B2
9405064 Herbsommer et al. Aug 2016 B2
9412661 Lu et al. Aug 2016 B2
9418940 Hoshino et al. Aug 2016 B2
9418971 Chen et al. Aug 2016 B2
9437459 Carpenter et al. Sep 2016 B2
9443797 Marimuthu et al. Sep 2016 B2
9449941 Tsai et al. Sep 2016 B2
9461025 Yu et al. Oct 2016 B2
9496152 Cho et al. Nov 2016 B2
9502390 Caskey et al. Nov 2016 B2
9508622 Higgins Nov 2016 B2
9559088 Gonzalez et al. Jan 2017 B2
9570382 Haba Feb 2017 B2
9583456 Uzoh et al. Feb 2017 B2
9601454 Zhao et al. Mar 2017 B2
9735084 Katkar et al. Aug 2017 B2
20010042925 Yamamoto et al. Nov 2001 A1
20020014004 Beaman et al. Feb 2002 A1
20020125556 Oh et al. Sep 2002 A1
20020171152 Miyazaki Nov 2002 A1
20030006494 Lee et al. Jan 2003 A1
20030048108 Beaman et al. Mar 2003 A1
20030057544 Nathan et al. Mar 2003 A1
20030094666 Clayton et al. May 2003 A1
20030162378 Mikami Aug 2003 A1
20040041757 Yang et al. Mar 2004 A1
20040262728 Sterrett et al. Dec 2004 A1
20050017369 Clayton et al. Jan 2005 A1
20050062492 Beaman et al. Mar 2005 A1
20050082664 Funaba et al. Apr 2005 A1
20050095835 Humpston et al. May 2005 A1
20050161814 Mizukoshi et al. Jul 2005 A1
20050173807 Zhu et al. Aug 2005 A1
20050176233 Joshi et al. Aug 2005 A1
20060087013 Hsieh Apr 2006 A1
20060216868 Yang et al. Sep 2006 A1
20060255449 Lee et al. Nov 2006 A1
20070010086 Hsieh Jan 2007 A1
20070080360 Mirsky et al. Apr 2007 A1
20070164457 Yamaguchi et al. Jul 2007 A1
20070190747 Hup Aug 2007 A1
20070254406 Lee Nov 2007 A1
20070271781 Beaman et al. Nov 2007 A9
20070290325 Wu et al. Dec 2007 A1
20080006942 Park et al. Jan 2008 A1
20080017968 Choi et al. Jan 2008 A1
20080023805 Howard et al. Jan 2008 A1
20080042265 Merilo et al. Feb 2008 A1
20080047741 Beaman et al. Feb 2008 A1
20080048690 Beaman et al. Feb 2008 A1
20080048691 Beaman et al. Feb 2008 A1
20080048697 Beaman et al. Feb 2008 A1
20080054434 Kim Mar 2008 A1
20080073769 Wu et al. Mar 2008 A1
20080100316 Beaman et al. May 2008 A1
20080100317 Beaman et al. May 2008 A1
20080100318 Beaman et al. May 2008 A1
20080100324 Beaman et al. May 2008 A1
20080105984 Lee et al. May 2008 A1
20080106281 Beaman et al. May 2008 A1
20080106282 Beaman et al. May 2008 A1
20080106283 Beaman et al. May 2008 A1
20080106284 Beaman et al. May 2008 A1
20080106285 Beaman et al. May 2008 A1
20080106291 Beaman et al. May 2008 A1
20080106872 Beaman et al. May 2008 A1
20080111568 Beaman et al. May 2008 A1
20080111569 Beaman et al. May 2008 A1
20080111570 Beaman et al. May 2008 A1
20080112144 Beaman et al. May 2008 A1
20080112145 Beaman et al. May 2008 A1
20080112146 Beaman et al. May 2008 A1
20080112147 Beaman et al. May 2008 A1
20080112148 Beaman et al. May 2008 A1
20080112149 Beaman et al. May 2008 A1
20080116912 Beaman et al. May 2008 A1
20080116913 Beaman et al. May 2008 A1
20080116914 Beaman et al. May 2008 A1
20080116915 Beaman et al. May 2008 A1
20080116916 Beaman et al. May 2008 A1
20080117611 Beaman et al. May 2008 A1
20080117612 Beaman et al. May 2008 A1
20080117613 Beaman et al. May 2008 A1
20080121879 Beaman et al. May 2008 A1
20080123310 Beaman et al. May 2008 A1
20080129319 Beaman et al. Jun 2008 A1
20080129320 Beaman et al. Jun 2008 A1
20080132094 Beaman et al. Jun 2008 A1
20080156518 Honer et al. Jul 2008 A1
20080164595 Wu et al. Jul 2008 A1
20080169548 Baek Jul 2008 A1
20080217708 Reisner et al. Sep 2008 A1
20080246126 Bowles et al. Oct 2008 A1
20080280393 Lee et al. Nov 2008 A1
20080284045 Gerber et al. Nov 2008 A1
20080303153 Oi et al. Dec 2008 A1
20080308305 Kawabe Dec 2008 A1
20090008796 Eng et al. Jan 2009 A1
20090014876 Youn et al. Jan 2009 A1
20090032913 Haba Feb 2009 A1
20090072924 Uchimura Mar 2009 A1
20090085185 Byun et al. Apr 2009 A1
20090091009 Corisis et al. Apr 2009 A1
20090102063 Lee et al. Apr 2009 A1
20090127686 Yang et al. May 2009 A1
20090128176 Beaman et al. May 2009 A1
20090140415 Furuta Jun 2009 A1
20090166664 Park et al. Jul 2009 A1
20090166873 Yang et al. Jul 2009 A1
20090189288 Beaman et al. Jul 2009 A1
20090194829 Chung et al. Aug 2009 A1
20090256229 Ishikawa et al. Oct 2009 A1
20090315579 Beaman et al. Dec 2009 A1
20100032822 Liao et al. Feb 2010 A1
20100044860 Haba et al. Feb 2010 A1
20100078795 Dekker et al. Apr 2010 A1
20100193937 Nagamatsu et al. Aug 2010 A1
20100200981 Huang et al. Aug 2010 A1
20100258955 Miyagawa et al. Oct 2010 A1
20100289142 Shim et al. Nov 2010 A1
20100314748 Hsu et al. Dec 2010 A1
20100327419 Muthukumar et al. Dec 2010 A1
20110042699 Park et al. Feb 2011 A1
20110068478 Pagaila et al. Mar 2011 A1
20110157834 Wang Jun 2011 A1
20110209908 Lin et al. Sep 2011 A1
20110215472 Chandrasekaran Sep 2011 A1
20120001336 Zeng et al. Jan 2012 A1
20120043655 Khor et al. Feb 2012 A1
20120063090 Hsiao et al. Mar 2012 A1
20120080787 Shah et al. Apr 2012 A1
20120086111 Iwamoto et al. Apr 2012 A1
20120126431 Kim et al. May 2012 A1
20120153444 Haga et al. Jun 2012 A1
20120184116 Pawlikowski et al. Jul 2012 A1
20130001797 Choi et al. Jan 2013 A1
20130040423 Tung Feb 2013 A1
20130049218 Gong et al. Feb 2013 A1
20130087915 Warren et al. Apr 2013 A1
20130153646 Ho Jun 2013 A1
20130200524 Han et al. Aug 2013 A1
20130234317 Chen et al. Sep 2013 A1
20130256847 Park et al. Oct 2013 A1
20130265732 Herbsommer et al. Oct 2013 A1
20130323409 Read et al. Dec 2013 A1
20130328178 Bakalski et al. Dec 2013 A1
20140035892 Shenoy et al. Feb 2014 A1
20140103527 Marimuthu et al. Apr 2014 A1
20140124949 Paek et al. May 2014 A1
20140175657 Oka et al. Jun 2014 A1
20140225248 Henderson et al. Aug 2014 A1
20140239479 Start Aug 2014 A1
20140239490 Wang Aug 2014 A1
20140308907 Chen Oct 2014 A1
20140312503 Seo Oct 2014 A1
20150044823 Mohammed Feb 2015 A1
20150048471 Hasch et al. Feb 2015 A1
20150076714 Haba et al. Mar 2015 A1
20150130054 Lee et al. May 2015 A1
20150206865 Yu et al. Jul 2015 A1
20150340305 Lo Nov 2015 A1
20150380376 Mathew et al. Dec 2015 A1
20160043813 Chen et al. Feb 2016 A1
20160200566 Ofner et al. Jul 2016 A1
20160225692 Kim et al. Aug 2016 A1
20170117231 Awujoola et al. Apr 2017 A1
20170229432 Lin et al. Oct 2017 A1
Foreign Referenced Citations (145)
Number Date Country
1352804 Jun 2002 CN
1641832 Jul 2005 CN
1877824 Dec 2006 CN
101409241 Apr 2009 CN
101449375 Jun 2009 CN
101675516 Mar 2010 CN
101819959 Sep 2010 CN
102324418 Jan 2012 CN
102009001461 Sep 2010 DE
920058 Jun 1999 EP
1449414 Aug 2004 EP
2234158 Sep 2010 EP
S51-050661 May 1976 JP
59189069 Oct 1984 JP
61125062 Jun 1986 JP
S62158338 Jul 1987 JP
62-226307 Oct 1987 JP
1012769 Jan 1989 JP
64-71162 Mar 1989 JP
1118364 May 1989 JP
H04-346436 Dec 1992 JP
06268015 Sep 1994 JP
H06268101 Sep 1994 JP
H06333931 Dec 1994 JP
07-122787 May 1995 JP
09505439 May 1997 JP
H1065054 Mar 1998 JP
H10135220 May 1998 JP
H10135221 May 1998 JP
11-074295 Mar 1999 JP
11135663 May 1999 JP
H11-145323 May 1999 JP
11251350 Sep 1999 JP
H11260856 Sep 1999 JP
11317476 Nov 1999 JP
2000156461 Jun 2000 JP
2000323516 Nov 2000 JP
3157134 Apr 2001 JP
2001196407 Jul 2001 JP
2001326236 Nov 2001 JP
2002050871 Feb 2002 JP
2002289769 Oct 2002 JP
2003122611 Apr 2003 JP
2003-174124 Jun 2003 JP
2003197668 Jul 2003 JP
2003307897 Oct 2003 JP
2003318327 Nov 2003 JP
2004031754 Jan 2004 JP
2004047702 Feb 2004 JP
2004048048 Feb 2004 JP
2004-172157 Jun 2004 JP
2004-200316 Jul 2004 JP
2004281514 Oct 2004 JP
2004-319892 Nov 2004 JP
2004327855 Nov 2004 JP
2004327856 Nov 2004 JP
2004343030 Dec 2004 JP
2005011874 Jan 2005 JP
2005033141 Feb 2005 JP
2005093551 Apr 2005 JP
2003377641 Jun 2005 JP
2005142378 Jun 2005 JP
2005175019 Jun 2005 JP
2003426392 Jul 2005 JP
2005183880 Jul 2005 JP
2005183923 Jul 2005 JP
2005203497 Jul 2005 JP
2005302765 Oct 2005 JP
2006108588 Apr 2006 JP
2006186086 Jul 2006 JP
2007123595 May 2007 JP
2007-208159 Aug 2007 JP
2007194436 Aug 2007 JP
2007234845 Sep 2007 JP
2007287922 Nov 2007 JP
2007-335464 Dec 2007 JP
200834534 Feb 2008 JP
2008166439 Jul 2008 JP
2008171938 Jul 2008 JP
2008235378 Oct 2008 JP
2008251794 Oct 2008 JP
2008277362 Nov 2008 JP
2008306128 Dec 2008 JP
2009004650 Jan 2009 JP
2009044110 Feb 2009 JP
2009506553 Feb 2009 JP
2009508324 Feb 2009 JP
2009064966 Mar 2009 JP
2009088254 Apr 2009 JP
2009111384 May 2009 JP
2009528706 Aug 2009 JP
2009260132 Nov 2009 JP
2010103129 May 2010 JP
2010135671 Jun 2010 JP
2010192928 Sep 2010 JP
2010199528 Sep 2010 JP
2010206007 Sep 2010 JP
2011514015 Apr 2011 JP
2011166051 Aug 2011 JP
100265563 Jun 2000 KR
20010061849 Jul 2001 KR
2001-0094894 Nov 2001 KR
10-0393102 Jul 2002 KR
20020058216 Jul 2002 KR
20060064291 Jun 2006 KR
10-2007-0058680 Jun 2007 KR
20080020069 Mar 2008 KR
100865125 Oct 2008 KR
20080094251 Oct 2008 KR
100886100 Feb 2009 KR
20090033605 Apr 2009 KR
20090123680 Dec 2009 KR
20100033012 Mar 2010 KR
20100062315 Jun 2010 KR
101011863 Jan 2011 KR
20120075855 Jul 2012 KR
101215271 Dec 2012 KR
20130048810 May 2013 KR
20150012285 Feb 2015 KR
200539406 Dec 2005 TW
200721327 Jun 2007 TW
200810079 Feb 2008 TW
200849551 Dec 2008 TW
200933760 Aug 2009 TW
201023277 Jun 2010 TW
201250979 Dec 2012 TW
I605558 Nov 2017 TW
9615458 May 1996 WO
02-13256 Feb 2002 WO
03-045123 May 2003 WO
2004077525 Sep 2004 WO
2006050691 May 2006 WO
2007101251 Sep 2007 WO
2007116544 Oct 2007 WO
2008065896 Jun 2008 WO
2008120755 Oct 2008 WO
2009096950 Aug 2009 WO
2009158098 Dec 2009 WO
2010014103 Feb 2010 WO
2010041630 Apr 2010 WO
2010101163 Sep 2010 WO
2012067177 May 2012 WO
2013059181 Apr 2013 WO
2013065895 May 2013 WO
2014107301 Jul 2014 WO
Non-Patent Literature Citations (72)
Entry
Ghaffarian Ph.D., Reza et al., “Evaluation Methodology Guidance for Stack Packages,” Jet Propulsion Laboratory, California Institute of Technology, Pasadena, CA, NASA, Oct. 2009, 44 pages.
International Search Report and Written Opinion for Appln. No. PCT/US2015/032679, dated Nov. 11, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2016/056526, dated Jan. 20, 2017.
International Search Report and Written Opinion for Appln. No. PCT/US2016/068297, dated Apr. 17, 2017.
Partial International Search Report for Appln. No. PCT/US2015/032679, dated Sep. 4, 2015.
Taiwan Search Report for 105128420, dated Sep. 26, 2017.
U.S. Appl. No. 13/477,532, mailed May 22, 2012.
U.S. Office Action for U.S. Appl. No. 12/769,930, dated May 5, 2011.
“Wafer Level Stack—WDoD”, [online] [Retrieved Aug. 5, 2010] Retrieved from internet: <http://www.3d-plus.com/techno-wafer-level-stack-wdod.php>, 2 pages.
Written Opinion for Appln. No. PCT/US2014/050125, dated Jul. 15, 2015.
Yoon, PhD, Seung Wook, “Next Generation Wafer Level Packaging Solution for 3D Integration,” May 2010, STATS ChipPAC Ltd.
International Search Report and Written Opinion for Appln. No. PCT/US2017/064437, dated Mar. 29, 2018.
Chinese Office Action Search Report for Application No. 2014800551784 dated Jan. 23, 2018.
European Search Report for Appln. No. EP12712792, dated Feb. 27, 2018, 2 pages.
International Search Report and Written Opinion for Appln. No. PCT/US2013/041981, dated Nov. 13, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/053437, dated Nov. 25, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/075672, dated Apr. 22, 2014.
International Search Report and Written Opinion for Appln. No. PCT/US2014/014181, dated Jun. 13, 2014.
International Search Report and Written Opinion for Appln. No. PCT/US2014/050125, dated Feb. 4, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2014/050148, dated Feb. 9, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2014/055695, dated Mar. 20, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2015/011715, dated Apr. 20, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2014/055695, dated Dec. 15, 2015.
International Search Report and Written Opinion for Appln. No. PCT/US2016/056402, dated Jan. 31, 2017.
Japanese Office Action for Appln. No. 2013-509325, dated Oct. 18, 2013.
Japanese Office Action for Appln. No. 2013-520776, dated Apr. 21, 2015.
Japanese Office Action for Appln. No. 2013-520777, dated May 22, 2015.
Jin, Yonggang et al., “STM 3D-IC Package and 3D eWLB Development,” STMicroelectronics Singapore/STMicroelectronics France, May 21, 2010.
Kim et al., “Application of Through Mold Via (TMV) as PoP Base Package,” 2008, 6 pages.
Korean Office Action for Appn. 10-2011-0041843, dated Jun. 20, 2011.
Korean Office Action for Appn. 2014-7025992, dated Feb. 5, 2015.
Korean Search Report KR10-2010-0113271, dated Jan. 12, 2011.
Korean Search Report KR10-2011-0041843, dated Feb. 24, 2011.
Meiser, S., “Klein Und Komplex,” Elektronik Irl Press Ltd, DE, vol. 41, No. 1, Jan. 7, 1992 (Jan. 7, 1992) pp. 72-77, XP000277326, [ISR Appln. No. PCT/US2012/060402, dated Feb. 21, 2013 provides concise stmt. of relevance).
Neo-Manhattan Technology, A Novel HDI Manufacturing Process, “High-Density Interconnects for Advanced Flex Substrates and 3-D Package Stacking,” IPC Flex & Chips Symposium, Tempe, AZ, Feb. 11-12, 2003.
North Corporation, Processed intra-Layer Interconnection Material for PWBs [Etched Copper Bump with Copper Foil], NMBITM, Version 2001.6.
NTK HTCC Package General Design Guide, Communication Media Components Group, NGK Spark Plug Co., Ltd., Komaki, Aichi, Japan, Apr. 2010, 32 pages.
Partial International Search Report from Invitation to Pay Additional Fees for Appln. No. PCT/US2012/028738, dated Jun. 6, 2012.
Partial International Search Report for Appln. No. PCT/US2012/060402, dated Feb. 21, 2013.
Partial International Search Report for Appln. No. PCT/US2013/026126, dated Jun. 17, 2013.
Partial International Search Report for Appln. No. PCT/US2013/075672, dated Mar. 12, 2014.
Partial International Search Report for Appln. No. PCT/US2014/014181, dated May 8, 2014.
Partial International Search Report for Appln. No. PCT/US2015/033004, dated Sep. 9, 2015.
Redistributed Chip Package (RCP) Technology, Freescale Semiconductor, 2005, 6 pages.
Taiwan Office Action for 100125521, dated Dec. 20, 2013.
Taiwan Office Action for 100125522, dated Jan. 27, 2014.
Taiwan Office Action for 100141695, dated Mar. 19, 2014.
Taiwan Office Action for 100138311, dated Jun. 27, 2014.
Taiwan Office Action for 100140428, dated Jan. 26, 2015.
Taiwan Office Action for 102106326, dated Sep. 8, 2015.
Taiwan Office Action for 103103350, dated Mar. 21, 2016.
Bang, U.S. Appl. No. 10/656,534, filed Sep. 5, 2003.
Brochure, “High Performance BVA PoP Package for Mobile Systems,” Invensas Corporation, May 2013, 20 pages.
Brochure, “Invensas BVA PoP for Mobile Computing: Ultra High IO Without TSVs,” Invensas Corporation, Jun. 26, 2012, 4 pages.
Brochure, “Invensas BVA PoP for Mobile Computing: 100+ GB/s BVA PoP,” Invensas Corporation, c. 2012, 2 pages.
Campos et al., “System in Package Solutions Using Fan-Out Wafer Level Packaging Technology,” SEMI Networking Day, Jun. 27, 2013, 31 pages.
Chinese Office Action for Application No. 201180022247.8 dated Sep. 16, 2014.
Chinese Office Action for Application No. 201180022247.8 dated Apr. 14, 2015.
Chinese Office Action for Application No. 201310264264.3 dated May 12, 2015.
EE Times Asia “3D Plus Wafer Level Stack” [online] [Retrieved Aug. 5, 2010] Retrieved from internet: <http://www.eetasia.com/ART_8800428222_280300_NT_DEC52276.htm>, 2 pages.
Extended European Search Report for Appln. No. EP13162975, dated Sep. 5, 2013.
IBM et al., “Method of Producing Thin-Film Wirings with Vias,” IBM Technical Disclosure Bulletin, Apr. 1, 1989, IBM Corp., (Thornwood), US-ISSN 0018-8689, vol. 31, No. 11, pp. 209-210, https://priorart.ip.com.
International Search Report for Appln. No. PCT/US2005/039716, dated Apr. 5, 2006.
International Search Report and Written Opinion for Appln. No. PCT/US2011/024143, dated Sep. 14, 2011.
International Search Report and Written Opinion for Appln. No. PCT/US2011/024143, dated Jan. 17, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/060551, dated Apr. 18, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/044342, dated May 7, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2011/044346, dated May 11, 2012.
International Search Report and Written Opinion for Appln. No. PCT/US2012/060402, dated Apr. 2, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/026126, dated Jul. 25, 2013.
International Search Report and Written Opinion for Appln. No. PCT/US2013/052883, dated Oct. 21, 2013.
International Search Report and Written Opinion for co-pending PCT Application No. PCT/US2017/064437, filed Dec. 4, 2017, dated Mar. 29, 2018, 14 pages.
Related Publications (1)
Number Date Country
20180177041 A1 Jun 2018 US