Claims
- 1. An input and output bridge connected between a system bus, connected to a shared memory, and at least one peripheral device for performing direct memory accesses, comprising:
- a cache memory; and
- a cache prefetch controller responsive to a request for a direct memory access operation said cache prefetch controller including means for ceasing to respond to cache operations issued over the system bus, means for clearing the cache memory, means for controlling the cache memory to operate as a buffer for a direct memory access operation, means for detecting a system bus read or write request cache hit for any byte in a bus double word, and means for performing a corresponding cache line invalidate or prefetch operation on a word boundary of a word including the cache hit byte.
CROSS REFERENCES TO RELATED APPLICATIONS
This application is a division of patent application Ser. No. 08/258,752, filed Jun. 10, 1994, which is a Continuation of patent application Ser. No. 08/056,708, filed Apr. 30, 1993.
US Referenced Citations (40)
Non-Patent Literature Citations (3)
Entry |
William J. Dally, "Parallel Processing: Architecture and Directions," (IEEE Computer Society Press, 1989). |
"Z-1000 High-Performance Multiuser Computer System--Circuits Analysis Manual" (Zenith Data Systems, 1989). |
Top Cat High Performance PC/AT-Compatible Chip Set Data Manual, Logic Products Division, VLSI Technology, Inc., Nov., 1989. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
258752 |
Jun 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
056708 |
Apr 1993 |
|