Number | Name | Date | Kind |
---|---|---|---|
4656605 | Clayton | Apr 1987 | |
4727513 | Clayton | Feb 1988 | |
4850892 | Clayton et al. | Jul 1989 | |
4916603 | Ryan et al. | Apr 1990 | |
4994936 | Hernandez | Feb 1991 | |
5089993 | Neal et al. | Feb 1992 | |
5164916 | Wu et al. | Nov 1992 | |
5237536 | Ohtsuki | Aug 1993 | |
5270964 | Bechtolsheim et al. | Dec 1993 | |
5272664 | Alexander et al. | Dec 1993 | |
5307309 | Protigal et al. | Apr 1994 |
Entry |
---|
"Configurations for Solid State Memories" (JEDEC Standard No. 21-C, Release 5), 1995, pp. 3.9.5-11, 4-6B, 4-37-4-38. |
Bursky, D., Synchronous DRAMs Clock at 100 MHz, Electronic Design, pp. 45-49, Feb. 1993. |
PowerPC, Advance Information--MPC105 PCI Bridge/Memory Controller Technical Summary, Motorola, Inc., pp. 1-20, 1994. |