Claims
- 1. A synchronous semiconductor memory device, comprising:
- a plurality of data input/output terminals for inputting or outputting data in parallel with each other;
- a memory cell array having a plurality of memory cells arranged in a matrix of rows and columns;
- a plurality of word lines each connecting one row of memory cells of said memory cell array;
- a plurality of pairs of bit lines each connecting one column of memory cells of said memory cell array;
- a data bus arranged over said memory cell array in parallel to said bit line pair;
- column decode means for decoding a column selecting signal to select a column of said memory cell array;
- column selecting lines arranged in parallel to said bit line pairs, for receiving and transmitting the column selecting signal from said column decode means; and
- column selecting switch means provided for each of said bit line pair, responsive to a signal on said column selecting line for connecting the corresponding bit line pair to said data bus;
- one column selecting line being coupled to said column selecting switch means such that the same number of bit line pairs as said data input/output terminals are simultaneously selected and the simultaneously selected bit line pairs are connected to said data bus through said column selecting switch means so as to correspond to different data input/output terminals from each other.
- 2. The synchronous semiconductor memory device according to claim 1, wherein each said word line has a word line shunt region where a word line is connected to a low resistance conductive line, and said data bus is placed in said word line shunt region.
- 3. A synchronous semiconductor memory device, comprising:
- a plurality of data input/output terminals for inputting or outputting data in parallel with each other;
- a memory cell array having a plurality of memory cells arranged in a matrix of rows and columns;
- a plurality of word lines each connecting one row of memory cells of said memory cell array;
- a plurality of pairs of bit lines each connecting a column of memory cells of said memory cell array;
- a data bus for communicating data with said data input/output terminals;
- column decode means for decoding a column address signal for generating a column selecting signal to select a column of said memory cell array;
- column selecting lines for transmitting the column selecting signal from said column decode means;
- column selecting switch means provided for each of said bit line paris for connecting a corresponding bit line pair to said data bus in response to signals on said column selecting lines, said column decode means simultaneously selecting a plurality of column selecting lines, and the selected column lines corresponding to different data input/output terminal from each other; and
- means for maintaining a column selecting line corresponding to a data input/output terminal specified by a mask data at an inactive state said mask data designating data at the specified data input/output terminal to be masked upon writing of data and to be inhibited from being written into any memory cell of said memory cell array.
- 4. A semiconductor memory device, comprising:
- a memory cell array including a plurality of memory cells arranged in rows and columns;
- a plurality of word lines each connecting one row of memory cells of said memory cell array;
- a plurality of pairs of bit lines each connecting one column of memory cells of said memory cell array;
- a plurality of sense amplifiers provided for each pair of bit lines, for differentially amplifying signal potential on associated pairs of bit lines;
- column decode means for generating a column selecting signal for selecting a column of said memory cell array in accordance with an address signal;
- one data line for transmitting write data or read data to or from a selected memory cell of said memory cell array; and
- column selecting means provided for each bit line pair; responsive to said column selecting signal for connecting only one bit line of the corresponding bit line pair to said one data line, while isolating the other bit line of the corresponding bit line pair from any data line.
- 5. The semiconductor memory device according to claim 4, further comprising
- an amplifier having a first node and a second node for differentially amplifying signal potential on said first and second nodes,
- a precharge means responsive to a precharge signal for precharging said first and second nodes to a predetermined potential, and
- a switching element for connecting said one data line to said first node after activation of said sense amplifiers.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-107424 |
Apr 1992 |
JPX |
|
4-155026 |
Jun 1992 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/332,626 filed Oct. 31, 1994, which is a division of application Ser. No. 08/046,333 filed Apr. 14, 1993, now U.S. Pat. No. 5,384,745.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Nikkei Electronics, Feb. 3, 1992, p. 85. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
332626 |
Oct 1994 |
|
Parent |
46333 |
Apr 1993 |
|