Claims
- 1. A method of tuning a receiver that maintains a signal output from the receiver during the tuning process comprising:
selecting a channel to be tuned; tuning the channel to approximately a desired first intermediate frequency by a frequency source that is adjustable in coarse steps; and tuning the channel at the first intermediate frequency to a second intermediate frequency by a frequency source that is adjustable in fine steps.
- 2. A method of tuning a receiver that maintains a signal output from the receiver during the tuning process comprising:
selecting a channel to be tuned; tuning the channel to approximately a desired first intermediate frequency by a frequency source that is adjustable in coarse steps; tuning the channel at the first intermediate frequency to a second intermediate frequency by a frequency source that is adjustable in fine steps; and tuning the channel at the second intermediate frequency to a third intermediate frequency by a direct synthesis frequency source having an output frequency that is in a fixed relationship to the frequency source adjustable in fine steps.
- 3. The method of tuning a receiver that maintains a signal output from the receiver during the tuning process of claim 1 wherein the coarse step is 10 MHz.
- 4. The method of tuning a receiver that maintains a signal output from the receiver during the tuning process of claim 1 wherein the fine step is 100 KHz.
- 5. The method of tuning a receiver that maintains a signal output from the receiver during the tuning process of claim 1 wherein the fixed relationship of the frequency source adjustable in fine steps to the direct synthesis frequency source is one fourth.
- 6. A method of tuning a VCO comprising the steps of:
determining if the control voltage of a VCO is within a predefined window of voltages such that a varactor diode tuning range may be centered; timing a control voltage determined to be within the predefined window against a set time to determine if a phase locked loop is locked; ending the process if the PLL is determined to be locked; redetermining if the control voltage of a VCO is within a predefined window of voltages the control voltage of the VCO if its value falls outside of the window while being timed; evaluating a control voltage determined to be outside of a predefined window of voltages to determine if the control voltage is above an upper limit or below a lower limit; if the control voltage is less than the lower limit initiating a command to add capacitance; beginning the process of evaluating the control voltage of the VCO again; if the control voltage is above the upper limit, initiating a command to remove capacitance; and beginning the process of evaluating the control voltage of the VCO again.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application Nos. 60/108,459, 60/108,209, 60/108,210 filed Nov. 12, 1998; U.S. Provisional Application No. 60/117,609 filed Jan. 28, 1999; U.S. Provisional Application Nos. 60/136,115 and 60/136,116 filed May 26, 1999; U.S. Provisional Application No. 60/136,654 filed May 27, 1999; and U.S. Provisional Application No. 60/159,726 filed Oct. 15, 1999; the contents of which are hereby incorporated by reference.
Provisional Applications (8)
|
Number |
Date |
Country |
|
60108459 |
Nov 1998 |
US |
|
60108209 |
Nov 1998 |
US |
|
60108210 |
Nov 1998 |
US |
|
60117609 |
Jan 1999 |
US |
|
60136115 |
May 1999 |
US |
|
60136116 |
May 1999 |
US |
|
60136654 |
May 1999 |
US |
|
60159726 |
Oct 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09438688 |
Nov 1999 |
US |
Child |
10440085 |
May 2003 |
US |