Aharon et al, “Verification of the IBM RISC System/6000 by a Dynamic Biased Pseudo-Random Test Program Generator”, IBM Systems J., 30(4):527-538, 1991. |
Biswas et al, “Functional Verification of the Superscalar SH-4 Microprocessor”, Proc. IEEE San Jose, CA, USA Feb. 23-26, 1997, Los Altimos CA, USA, IEEE Comput. SOC. US, Feb. 23, 1997, pp 115-120. |
Freuder et al, “Partial Constraint Satisfaction”, Artificial Intelligencevol. 58(1-3), pp 21-70, 1992. |
Hower et al, “Experimental Results in Constraint Relaxation”, Krzysztof R. et al. (editors): “Proceedings of the Joint Workshop of the ERCIM Working Group on Constraints and the CologNet area on Constraint and Logic Programming”, pp. 153-168, Cork, 2002. |
Weigel et al, “Compoling Constraint Satisfaction Problems”, Artificial Intelligence, 115, 1999, pp. 257-287. |
Lewin et al., “A Methodology for Processor Implementation Verification”, Proceedings of the 1st international Conf. on Formal Methods in Computer-Aided Design, LNCS vol. 1166, pp. 126-142, 1997. |