| David C. Wyland, "Dual-Port, Rams Simplify Communication in Computer Systems," Integrated Device Technology, Inc., 1986. |
| Bureaux D'Etudes Automatishmes, No. 32, Mar. 1987, pp. 85-87; J. Gustafson: Un super-ordinateur vectoriel homogene, p. 85, figure; p. 85, left-hand column. line 35-p. 87, middle column, line 9. |
| Conference Proceedings IEEE Southeastcon '87, Tampa, Fla., Apr., 1987, vol. 1, pp. 225-228; M. C. Ertem: A reconfigurable co-processor for microprocessor systems, FIGS. 2-4; p. 226, left-hand column, line 6-p. 227, left hand column, line 25. |
| Proceedings of the Fourth Euromicro Symposium on Microprocessing and Microprogramming, Munich, Oct. 1978, pp. 358-365; F. B. Jorgensen et al.: A Bi-microprocessor implementation of a variable topology multiprocessor node, FIGS. 1-6, p. 358, right-hand column, line 13-p. 362, right-hand column, line 21. |
| G. J. Myers: Digital system design with LSI bit-slice logic, 1980, pp. 230-239, John Wiley & Sons, Inc., US p. 237, lines 1-4. |
| W. Lichtenstein, "The Architecture of the Culler", Mar. 1986, IEEE Coupon Spring 86, pp. 467-470. |
| Proceedings of the IEEE, vol. 73, No. 5, May 1985, pp. 852-873, IEEE, New York; J. Allen: "Computer architecture for digital signal processing". |
| Computer Design, vol. 16, No. 6, Jun. 1977, pp. 151-163; A. J. Weissberger: "Analysis of multiple-microprocessor system architectures", FIGS. 7,8, p. 161. |
| IEEE Electro, vol. 8, Apr. 1983, pp. 3/3 1-5, New York; B. J. New: "Address generation in signal/array processors". |
| Proceedings ICASSP, Dallas, Apr. 6th-9th, 1987, vol. 1, pp. 531-534; D. M. Taylor, et al.; "A novel VLSI digital signal processor architecture for high-speed vector and transform operations". |
| IBM Technical Disclosure Bulletin, vol. 27, No. 4A, Sep. 1984, pp. 2184-2186, New York; J. P. Beraud et al.: "Fast fourier transform calculating circuit". |