Number | Name | Date | Kind |
---|---|---|---|
3551894 | Lehman et al. | Dec 1970 | |
3603935 | Moore | Sep 1971 | |
4090238 | Russo | May 1978 | |
4281380 | DeMesa, III et al. | Jul 1981 | |
4371925 | Carberry et al. | Feb 1983 | |
4375639 | Johnson, Jr. | Mar 1983 | |
4390944 | Quackenbush et al. | Jun 1983 | |
4418386 | Vrielink | Nov 1983 | |
4442502 | Friend et al. | Apr 1984 | |
4541043 | Ballegeer et al. | Sep 1985 | |
4570220 | Tetrick et al. | Feb 1986 | |
4573118 | Damouny et al. | Feb 1986 | |
4594590 | Van Hatten et al. | Jun 1986 | |
4620278 | Ellsworth et al. | Oct 1986 | |
4627018 | Trost et al. | Dec 1986 |
Entry |
---|
Patent Abstracts of Japan, vol. 6, No. 84 (P-117) [962], 22nd May, 1982; & JP-A-57 23 132 (Nippon Denshin Denwa Kosha) 06-02-1982. |
IBM Technical Disclosure Bulletin, vol. 20, No. 8, Jan. 1978, p. 3265, New York, U.S.A.; R. D. Pellinger: "User-Controlled Memory Cycle Complete Ending Sequence". |
Electronic Design, vol. 33, No. 1, 10th Jan. 1985, pp. 335-338, 340, 342, 343, Hasbrouck Heights, N.J., U.S.A.; D. McCartney et al.: "The 32-Bit 68020's Power Flows Fully Through a Versatile Interface". |