Kukreja et al.: "Combinational and Sequential Cellular Structures," IEEE Transactions on Computers, V. C-22, No. 9, No. 9, 9/73, pp. 813-823. |
F. B. Mannings: "An Approach to Highly Integrated, Computer-Maintained Cellular Arrays," IEEE Transactions on Computers, vol. C-26, No. 6, 6/77, pp. 536-552. |
Krug et al.: "Abaenderbare Gatter-Anordnungen," Elektronik, vol. 35, No. 22, 10/86, pp. 170-171, 174-176. |
P. King: "Subcircuits on Linear Arrays-A New Array Topology", IEEE Proceedings, of the IEEE 1985 Custom Integrated Circuits Conference, 5/85, pp. 470-474. |
R. F. Hartmann: "CMOS Erasable Programmable Logic Devices TTL Replacement Made Easy," Electro and Mini-Micro Northeast Conference Record, 4/85, pp. 1-9. |
Karatsu et al.: "An Integrated Design Automation System for VLSI Circuits," IEEE Design & Test of Computers, vol. 2, No. 5, 10/85, pp. 17-26. |
Xilinx and Hamilton/Avnet Present Logic Cell Arrays.TM. the User Programmable Gate Arrays, Xilinx, Inc., no date. |
L. Snyder, "Introduction to the Configurable, Highly Parallel Computer", IEEE Computer, Jan. 1982, pp. 47-55. |
D. Misunas, "Petri Nets and Speed Independent Design," Comm. of the ACM, vol. 16, No. 8, Aug. 1973, pp. 474-481. |
T. Agerwala, "Putting Petr. Nets to Work," IEEE Computer, Dec. 1979, pp. 85-94. |
C. Seitz, "Concurrent VLSI Architectures", IEEE Trans. on Computers, vol. C-33, No. 12, Dec. 1984 at pp. 1247-1265. |
L. Snyder, "Parallel Programming and the Poker Programming Environment," IEEE Computer, Jul. 1984, pp. 27-33. |
"Storage/Logic Arrays Finally get Practical," Electronics, Jan. 20, 1986, at pp. 29-33. |
P. Israelson et al., "Comparison of the Path Programmable Logic Design Methodology . . . ", Proc. IEEE Int'l. Conf. on Computers Design, Oct. 10, 1985, pp. 73-76. |
R. Collett, "Programmable Logic Soars Into New Dimensions," Digital Design, Apr. 1985, pp. 42-54. |
D. Wills, "Ultra-Fine Grain Processing Architectures", M.I.T. VLSI Memo No. 85-245, May 1985. |