This is a division of application Ser. No. 09/246,469 filed Feb. 9. 1999 .
Entry |
---|
Chenming Hu; An on chip interconnect capacitance characterization method with sub femto fard resolution IEEE vol. 11, No. 2, May 1998.* |
James C. Chen et al, An on chip attofarad interconnect charge based capacitance measurement techique (IEEE).* |
Bruce W. McGaughy et al, A simply method for on chip, sub femto farad interconnect Capacitance measurement (IEEE vol. 18 No. 1, Jan. 1997).* |
Khalkhal, A., et al., “On-Chip Measurement of Interconnect Capacitances in a CMOS Process”, Proc. IEEE, pp. 145-149 (1995). |
Gaston, G. J., et al., “Efficient extraction of metal parasitic capacitances”, Proc. IEEE, vol. 8:157-160 (Mar. 1995). |
Kortekaas, C., “On-Chip Quasi-static Floating-gate Capacitance Measurement Method”, Proc. IEEE, vol. 3: 109-113 (Mar. 1990). |
Khalkhal, A., et al., “New Test Structures for On-Chip Absolute and Accurate Measurement of Capacitances in a CMOS Process”, Proc. IEEE, vol. 7:130-134 (Mar. 1994). |
Chen, J.C., et al., “An On-Chip, Attofarad Interconnect Charge-based Capacitance Measurement (CBCM) Technique”, International Electronic Devices Meeting (IEDM) Conference (Dec. 1996). |
Laquai, B., et al., “A New Method and Test Structure for Easy Determination of Femto-Farad On-Chip Capacitances in a MOS Process”, Proc. IEEE, vol. 5:62-66 (Mar. 1992). |