This invention relates generally to annealing of semiconductor devices, more particularly to systems and methods for flash annealing of semiconductor devices.
As per conventional process flows, an isolation trench can be formed (see
Nitrogen is introduced as a countermeasure for preventing increase of the gate leak current or B diffusion. This countermeasure also has disadvantages and drawbacks. For instance, the dielectric grown with these types of nitrided processes still suffers from high leakage and large nitrogen content at the interface. Accordingly, it is critical to maintain low leakage current and flat nitrogen profiles, i.e., low nitrogen concentrations at the interface for nitrided dielectrics.
An embodiment generally relates a method of processing semiconductor devices. The method includes forming a semiconductor device and exposing the semiconductor device to a temperature substantially between 1175 to 1375 degrees Celsius after the formation of a gate dielectric. The method also includes annealing the semiconductor device for a period of time.
Another embodiment pertains generally to a method of reducing defects in semiconductor devices. The method includes forming a semiconductor device and providing a heat source configured to provide a temperature substantially between 1175 and 1375 degrees Celsius. The method also includes exposing the semiconductor dielectric to the heat source for a period of time right after the formation of the semiconductor dielectric.
Yet another embodiment relates generally to an apparatus for flash annealing of gate dielectrics. The apparatus includes a heat source configured to provide a temperature substantially between 1175 and 1375 degrees Celsius and a carrier means configured to support a semiconductor device. The apparatus also includes a controller configured to move the carrier means within proximity of the heat source to anneal the semiconductor device at the temperature for a period of time substantially within the range of 1 to 10 milliseconds.
Various features of the embodiments can be more fully appreciated, as the same become better understood with reference to the following detailed description of the embodiments when considered in connection with the accompanying figures, in which:
For simplicity and illustrative purposes, the principles of the present invention are described by referring mainly to exemplary embodiments thereof. However, one of ordinary skill in the art would readily recognize that the same principles are equally applicable to, and can be implemented in, all types of semiconductor processing techniques, and that any such variations do not depart from the true spirit and scope of the present invention. Moreover, in the following detailed description, references are made to the accompanying figures, which illustrate specific embodiments. Electrical, mechanical, logical and structural changes may be made to the embodiments without departing from the spirit and scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense and the scope of the present invention is defined by the appended claims and their equivalents.
Embodiments pertain generally to systems and method for annealing semiconductor devices. More particularly, semiconductor devices are annealed in a flash anneal system. The flash anneal system can be configured to flash anneal the semiconductor device, where the flash anneal is an exposure of the semiconductor device to substantially higher temperatures than current annealing temperatures for a brief period of time substantially between 1 microseconds to 200 seconds. The high temperature exposure can reduce interface traps and improve gate dielectric properties without increasing the equivalent oxide thickness. The flash anneal can be implemented with an optical energy source such as a laser, an arc lamp, or in a high-temperature oven.
As shown in
As shown in
As shown in
As shown in
As shown in
Finally, the N-well 120 is then coated by photoresist, and using the gate electrode 140 as a mask, P-type impurities are implanted to form source-drain electrodes 170, so that a PMOS structure is provided. Moreover, the PMOS structure is coated by photoresist, and using the gate 145 as a mask, N-type impurities are implanted to form source-drain electrodes 175, whereby an NMOS structure is provided. Deposition and a flow of boron phosphorus silicon glass (BPSG), a formation of a contact window, metallization, and a deposition of a passivation layer are performed in sequence, whereby the process of trench isolation in the MOS transistor is completed. The above-mentioned PMOS or NMOS structures can be provided by a lightly doped drain (LDD) process.
As a final step (not shown), the semiconductor device 105 is passivated and openings to the bond pads are etched to allow for wire bonding. Passivation can protect the silicon surface against the ingress of contaminants that can modify circuit behavior in deleterious ways.
As shown in
The optical source 240 can be configured to provide a heat source approximately about 1050 to 1375 degree Celsius to the semiconductor device 105 after the formation of the gate dielectric layer 125. In some embodiments, the optical source 240 is configured to raise the temperature at the impact site on the semiconductor device to 1250 degrees Celsius. The optical source 240 can be implemented with a laser, arc lamp, or other similar light generating device. In some embodiments, the wavelength of the laser is 0.1-0.15 micro meters and at a power of 1000-7500 Watts.
The flash anneal device 200 also includes a carrier 250. The carrier 250 can be configured to support the semiconductor devices 105 (typically in the form of a wafer) as the semiconductor devices 105 are being flash annealed.
The controller 245 can be configured to direct the path of the light from the optical source 240 onto the semiconductor device 105 supported on the carrier 250. The controller 245 can be configured to scan the semiconductor device 105 in a raster scan pattern as illustrated in
The controller 245 can also be configured to provide the light from the optical source 240 to stay on a position on the semiconductor device 105 for a period of time substantially between 100 micro seconds to a few seconds to flash anneal the semiconductor device 105. Since the semiconductor device 105 is exposed to a higher temperature over conventional anneal temperatures (e.g., 1100 degrees Celsius) for such a short period of time, the equivalent oxide thickness of the gate oxide 125 of the semiconductor device 105 does not grow, interface traps are reduced and gate dielectric properties are improved while maintaining a flat nitrogen profile for nitrided dielectrics.
As shown in
The oven system 400 also includes a controller 430. The controller 430 can be couple to the door 415 and the moveable carrier 420. The controller 430 can be configured to bring in wafer containing semiconductor device 105 on the moveable carrier 420 into the enclosure 410 and closing the oven door 415 for a period of time ranging substantially between 1 microseconds to a few (e.g., 200) seconds and return the moveable carrier 420 out of the enclosure 310. Thus, the controller 430 can subject the semiconductor device 105 to a flash anneal.
Notwithstanding that the numerical ranges and parameters setting forth the broad scope of the invention are approximations, the numerical values set forth in the specific examples are reported as precisely as possible. Any numerical value, however, inherently contains certain errors necessarily resulting from the standard deviation found in their respective testing measurements. Moreover, all ranges disclosed herein are to be understood to encompass any and all sub-ranges subsumed therein. For example, a range of “less than 10” can include any and all sub-ranges between (and including) the minimum value of zero and the maximum value of 10, that is, any and all sub-ranges having a minimum value of equal to or greater than zero and a maximum value of equal to or less than 10, e.g., 1 to 5.
While the invention has been described with reference to the exemplary embodiments thereof, those skilled in the art will be able to make various modifications to the described embodiments without departing from the true spirit and scope. The terms and descriptions used herein are set forth by way of illustration only and are not meant as limitations. In particular, although the method has been described by examples, the steps of the method may be performed in a different order than illustrated or simultaneously. Those skilled in the art will recognize that these and other variations are possible within the spirit and scope as defined in the following claims and their equivalents.