Several types of solid-state memory devices implement cross-point arrays of memory cells that are capable of two or more states that indicate a logic value stored by the memory cell. These cross-point arrays can be stacked vertically to help increase storage density. In some designs, this creates a need for additional stack lines below the memory stack or multiple additional lines for other issues, such as pitch matching. More efficient memory designs are needed.
In the following detailed description of the embodiments, reference is made to the accompanying drawings which form a part hereof, and in which are shown by way of illustration of specific embodiments. It is to be understood that other embodiments may be utilized and structural changes may be made without departing from the scope of the present disclosure.
Referring to
Electrically connected to each memory cell 102 is a row conductor or line 104 and a column conductor or line 106 that are, in the embodiment of
Further, the cross-point array memory device 100 may include a control circuit (not shown) and line selection circuits (not shown) as described below. The control circuit may be hardware, software, logic circuits, or any combination thereof.
A cross-section of a three-dimensional cross-point array memory device is shown in
In a particular embodiment, selection of a cell may be performed using three voltages, a low voltage, a medium voltage, and a high voltage. The medium voltage may be an initial voltage of the memory array prior to any cell being selected and may be less than a critical voltage of a cell which contains a switch such as a diode. The high voltage may be a greater than the critical voltage of a cell. For example, the high voltage may be a positive power supply (Vcc), the medium voltage may be ½ Vcc, and the low voltage may be a nominal voltage. In a particular embodiment, the low voltage may be approximately zero volts (or another nominal voltage), the medium voltage may be approximately one volt, and the high voltage may be approximately two volts.
A specific memory cell may be selected by applying the high and low voltages to the relevant lines within the stacks. For example, as shown in
Referring to
The first line selection circuit 302 may operate to provide power to lines arranged parallel to a first axis, such as the x axis shown in
For example, with reference to
As shown in the example of
For example, to select the specific cell as shown in the example of
For the high voltage, the threshold voltage will be applied at TS and PL2BL0 of the first series of select devices 310 for stacks 6 and 4, and at TS and PL1BL0 of the second series of select devices 312 for stacks 5 and 3. This will connect bit line 0 of stack 4 and bit line 0 of stack 6 to the high voltage, as shown in
For the low voltage, the threshold voltage will be applied at BS and PL0BL0 of the first series of select devices 310 for stacks 0 and 2, and at BS of the second series of select devices 312 for stack 1. This will connect bit line 0 of stack 0 and bit line 0 of stack 2 to the low voltage, as shown in
By not applying a voltage greater than the threshold voltage at the gate labeled PL1BL0 of the first series of select devices 310, we can cause the disconnect between stack 2 and stack 4 shown in
The system can apply the middle voltage to bit lines (represented by “M” in
Thus, the system is able to apply three different voltage levels to facilitate selecting a cell. Specifically, the selected cell 220 occurs where a high voltage bit line intersects a low voltage bit line. Application and control of the voltages to the circuits 310, 311, 312, and 313 may be controlled by hardware, software, or a combination of both, such as a controller, an integrated circuit, a discrete circuit, or hardware logic. The selection system and circuit(s) allow for a select device based selection of a particular cell. One of the benefits of this type of selection system and circuit(s) is a simplified layout as shown and discussed in
Referring to
The system 400 can include select device junction area 402 and 404 that are coupled to respective bit lines of stacks 0, 2, 4, and 6. Each select device junction area can include a connection to a bit line from each of the stacks. Preferably, each select device junction area contains a connection to a bit line from each respective stack that are in the same vertical plane, such as a plane of the z axis shown in
In a particular embodiment, the select device junction area 402 and 404 can be implemented on a single substrate layer of a chip. The layout of the select devices on a single layer, during testing, has shown to have a substrate area reduction of about 70% compared to systems that use different selection mechanisms, such as multi-layer CMOS technology.
Even though numerous characteristics and advantages of various embodiments have been set forth in the foregoing description, together with details of the structure and function of various embodiments, this disclosure is illustrative only, and changes may be made in detail, especially in matters of structure and arrangement of parts within the principles discussed herein. The illustrations are not intended to serve as a complete description of all of the elements and features of apparatus and systems that utilize the structures or methods described herein. Many other embodiments may be apparent to those of skill in the art upon reviewing the disclosure. For example, the particular elements may vary depending on the particular application for the data storage system while maintaining substantially the same functionality without departing from the scope and spirit of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
4879551 | Georgiou et al. | Nov 1989 | A |
5008214 | Redwind | Apr 1991 | A |
5110753 | Gill et al. | May 1992 | A |
5467308 | Chang et al. | Nov 1995 | A |
5481125 | Harris | Jan 1996 | A |
5784327 | Hazani | Jul 1998 | A |
6317375 | Perner | Nov 2001 | B1 |
6385075 | Taussig et al. | May 2002 | B1 |
6456524 | Perner et al. | Sep 2002 | B1 |
6462388 | Perner | Oct 2002 | B1 |
6498747 | Gogl et al. | Dec 2002 | B1 |
6525953 | Johnson | Feb 2003 | B1 |
6574129 | Tran | Jun 2003 | B1 |
6597598 | Tran et al. | Jul 2003 | B1 |
6618295 | Scheuerlein | Sep 2003 | B2 |
6737958 | Satyanarayana | May 2004 | B1 |
6753561 | Rinerson et al. | Jun 2004 | B1 |
6767816 | Kleveland et al. | Jul 2004 | B2 |
6831854 | Rinerson et al. | Dec 2004 | B2 |
6859410 | Scheuerlein et al. | Feb 2005 | B2 |
6870751 | Van Brocklin et al. | Mar 2005 | B2 |
6891748 | Tsuchida et al. | May 2005 | B2 |
6927430 | Hsu | Aug 2005 | B2 |
7177227 | Petti et al. | Feb 2007 | B2 |
7383476 | Crowley et al. | Jun 2008 | B2 |
7911856 | Lee et al. | Mar 2011 | B2 |
20080205119 | Nagai et al. | Aug 2008 | A1 |
20090097295 | Morimoto | Apr 2009 | A1 |
Entry |
---|
Manners, D., “New memory technology to replace NAND,” electronicsweekly.com, May 19, 2009, http://www.electronicsweekly.com/Articles/2009/05/19/46122/new-memory-technology-to-replace-nand.htm. |
Number | Date | Country | |
---|---|---|---|
20110007538 A1 | Jan 2011 | US |