Claims
- 1. A photodiode array comprising:
a substrate having one or a plurality of gate regions and a bias electrode, wherein the substrate is terminated by one or more edges; and a metal layer coating at least a portion of at least one of the edges, wherein the metal layer provides a Schottky barrier to suppresses injection of edge generation current into the substrate.
- 2. The photodiode array of claim 1, wherein the substrate is an n-type substrate.
- 3. The photodiode array of claim 2, wherein the metal layer is composed of platinum or palladium
- 4. The photodiode array of claim 1, wherein the substrate is a p-type substrate.
- 5. The photodiode array of claim 4, wherein the metal layer is composed of titanium or aluminum.
- 6. The photodiode array of claim 1, wherein the metal layer coats all of at least one of the edges.
- 7. The photodiode array of claim 1, wherein the metal layer is converted into a conducting, intermetallic layer by reaction with the substrate.
- 8. The photodiode array of claim 1, wherein the substrate includes a depletion region.
- 9. The photodiode of claim 8, wherein the metal layer suppresses the edge generation current outside the depletion region.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. application Ser. No. 09/839,874 filed Apr. 20, 2001, which claims benefit of the priority of U.S. Provisional Application Serial No. 60/198,913 filed Apr. 20, 2000 and entitled “Technique For Suppression of Edge Current in Semiconductor Devices.” The disclosures of the above applications are incorporated herein by reference as part of this application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60198913 |
Apr 2000 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09839874 |
Apr 2001 |
US |
Child |
10214791 |
Aug 2002 |
US |