The present disclosure relates generally to semiconductor memory devices and, more particularly, to techniques for sensing a semiconductor memory device.
The semiconductor industry has experienced technological advances that have permitted increases in density and/or complexity of semiconductor memory devices. Also, the technological advances have allowed decreases in power consumption and package sizes of various types of semiconductor memory devices. There is a continuing trend to employ and/or fabricate advanced semiconductor memory devices using techniques, materials, and devices that improve performance, reduce leakage current, and enhance overall scaling. Silicon-on-insulator (SOI) and bulk substrates are examples of materials that may be used to fabricate such semiconductor memory devices. Such semiconductor memory devices may include, for example, partially depleted (PD) devices, fully depleted (FD) devices, multiple gate devices (for example, double, triple, or surrounding gate), and Fin-FET devices.
A semiconductor memory device may include a memory cell having a memory transistor with an electrically floating body region wherein electrical charges may be stored. When excess majority electrical charge carriers are stored in the electrically floating body region, the memory cell may store a logic high (e.g., binary “1” data state). When the electrical floating body region is depleted of majority electrical charge carriers, the memory cell may store a logic low (e.g., binary “0” data state). Also, a semiconductor memory device may be fabricated on silicon-on-insulator (SOI) substrates or bulk substrates (e.g., enabling body isolation). For example, a semiconductor memory device may be fabricated as a three-dimensional (3-D) device (e.g., multiple gate devices, Fin-FETs, recessed gates and pillars) on a silicon-on-insulator (SOI) or bulk substrates.
Various techniques may be employed to read data from and/or write data to a semiconductor memory device having an electrically floating body. In one conventional technique, the memory cell of the semiconductor memory device may be read by applying bias signals to a source/drain region(s) and/or a gate of the memory transistor. As such, a conventional reading technique may involve sensing an amount of current provided/generated by/in the electrically floating body region of the memory cell in response to the application of the source/drain region and/or gate bias signals to determine a data state stored in the memory cell. For example, the memory cell may have two or more different current states corresponding to two or more different logical states (e.g., two different current conditions/states corresponding to two different logic states: a binary “0” data state and a binary “1” data state).
In another conventional technique, the memory cell of the semiconductor memory device may be written to by applying bias signals to the source/drain region(s) and/or the gate of the memory transistor. As such, a conventional writing technique may result in an increase/decrease of majority charge carriers in the electrically floating body region of the memory cell which, in turn, may determine the data state of the memory cell. An increase of majority charge carriers in the electrically floating body region may result from impact ionization, band-to-band tunneling (gate-induced drain leakage “GIDL”), or direct injection. A decrease of majority charge carriers in the electrically floating body region may result from charge carriers being removed via drain region charge carrier removal, source region charge carrier removal, or drain and source region charge carrier removal, for example, using back gate pulsing.
Often, conventional reading and/or writing operations may lead to relatively large power consumption and large voltage potential swings which may cause disturbance to unselected memory cells in the semiconductor memory device. Also, pulsing between positive and negative gate biases during read and write operations may reduce a net quantity of majority charge carriers in the electrically floating body region of the memory cell in the semiconductor memory device, which, in turn, may result in an inaccurate determination of the state of the memory cell. Furthermore, in the event that a bias is applied to the gate of the memory transistor that is below a threshold voltage potential of the memory transistor, a channel of minority charge carriers beneath the gate may be eliminated. However, some of the minority charge carriers may remain “trapped” in interface defects. Some of the trapped minority charge carriers may recombine with majority charge carriers, which may be attracted to the gate as a result of the applied bias. As a result, the net quantity of majority charge carriers in the electrically floating body region may be reduced. This phenomenon, which is typically characterized as charge pumping, is problematic because the net quantity of majority charge carriers may be reduced in the electrically floating body region of the memory cell, which, in turn, may result in an inaccurate determination of the state of the memory cell.
In view of the foregoing, it may be understood that there may be significant problems and shortcomings associated with conventional techniques for sensing semiconductor memory devices.
Techniques for sensing a semiconductor memory device are disclosed. In one particular exemplary embodiment, the techniques may be realized as an apparatus comprising a memory cell array comprising a plurality of memory cells. The apparatus may also comprise a first data sense amplifier circuitry including an amplifier transistor having a first region coupled to at least one of the plurality of memory cells via a bit line. The apparatus may further comprise a data sense amplifier latch circuitry including a first input node coupled to the data sense amplifier circuitry via a second region of the amplifier transistor.
In accordance with other aspects of the particular exemplary embodiment, the apparatus may further comprise a first power source coupled to the first region of the amplifier transistor.
In accordance with further aspects of this particular exemplary embodiment, the apparatus may further comprise a second power source coupled to the second region of the amplifier transistor.
In accordance with additional aspects of this particular exemplary embodiment, the apparatus may further comprise a switch transistor coupled to the first region of amplifier transistor and the second region of the amplifier transistor.
In accordance with yet another aspect of this particular exemplary embodiment, the switch transistor may comprise a first region coupled to a first power source and a second region coupled to a second power source.
In accordance with other aspects of the particular exemplary embodiment, the data sense amplifier latch circuitry may comprise a second input node coupled to second data sense amplifier circuitry.
In accordance with further aspects of this particular exemplary embodiment, the data sense amplifier latch circuitry may further comprise a plurality of transistors arranged in a cross-coupled configuration that may be configured to amplify a voltage or current difference between the first input node and the second input node.
In accordance with additional aspects of this particular exemplary embodiment, the second data sense amplifier circuitry may provide a reference voltage potential to the second input node of the data sense amplifier latch circuitry.
In accordance with yet another aspect of this particular exemplary embodiment, the data sense amplifier latch circuitry may comprise a first latch access transistor at the first input node and a second latch access transistor at the second input node.
In accordance with other aspects of the particular exemplary embodiment, the data sense amplifier latch circuitry may comprise an equalization transistor arranged in series with the first latch access transistor and the second latch access transistor.
In accordance with further aspects of this particular exemplary embodiment, the apparatus may further comprise pre-charge circuitry coupled to the bit line.
In accordance with additional aspects of this particular exemplary embodiment, the pre-charge circuitry may comprises a first pre-charge transistor coupled to a control line.
In accordance with yet another aspect of this particular exemplary embodiment, the pre-charge circuitry may further comprise a second pre-charge transistor having a first region coupled to the bit line.
In accordance with other aspects of the particular exemplary embodiment, the second pre-charge transistor may comprise a second region coupled to the first pre-charge transistor.
In accordance with further aspects of this particular exemplary embodiment, the second pre-charge transistor may further comprise a third region coupled to the second region of the amplifier transistor.
In accordance with additional aspects of this particular exemplary embodiment, the apparatus may further comprise an input/output circuitry coupled to the data sense amplifier latch circuitry.
In accordance with yet another aspect of this particular exemplary embodiment, the input/output circuitry may comprise a first input/output transistor coupled to the first input node of the data sense amplifier latch circuitry.
In accordance with other aspects of the particular exemplary embodiment, the input/output circuitry may further comprise a second input/output transistor coupled to a second input node of the data sense amplifier latch circuitry.
In accordance with further aspects of this particular exemplary embodiment, the data sense amplifier latch circuitry may comprise a second input node coupled to the bit line.
In accordance with additional aspects of this particular exemplary embodiment, a voltage potential at the first input node of the data sense amplifier latch circuitry may be inversely related to a voltage potential at the second input node of the data sense amplifier latch circuitry.
The present disclosure will now be described in more detail with reference to exemplary embodiments thereof as shown in the accompanying drawings. While the present disclosure is described below with reference to exemplary embodiments, it should be understood that the present disclosure is not limited thereto. Those of ordinary skill in the art having access to the teachings herein will recognize additional implementations, modifications, and embodiments, as well as other fields of use, which are within the scope of the present disclosure as described herein, and with respect to which the present disclosure may be of significant utility.
In order to facilitate a fuller understanding of the present disclosure, reference is now made to the accompanying drawings, in which like elements are referenced with like numerals. These drawings should not be construed as limiting the present disclosure, but are intended to be exemplary only.
Referring to
The data write and sense circuitry 36 may read data from and may write data to selected memory cells 12. In an exemplary embodiment, the data write and sense circuitry 36 may include a plurality of data sense amplifiers. Each data sense amplifier may receive at least one bit line (EN) 32 and a current or voltage reference signal. For example, each data sense amplifier may be a cross-coupled type sense amplifier to sense a data state stored in a memory cell 12. Also, each data sense amplifier may employ voltage and/or current sensing circuitry and/or techniques. In an exemplary embodiment, each data sense amplifier may employ current sensing circuitry and/or techniques. For example, a current sense amplifier may compare current from a selected memory cell 12 to a reference current (e.g., the current of one or more reference cells). From that comparison, it may be determined whether the selected memory cell 12 contains a logic high (e.g., binary “1” data state) or a logic low (e.g., binary “0” data state). It may be appreciated by one having ordinary skill in the art that various types or forms of data write and sense circuitry 36 (including one or more sense amplifiers, using voltage or current sensing techniques, using or not reference cells, to sense a data state stored in a memory cell 12) may be employed to read data stored in memory cells 12 and/or write data to memory cells 12. The data write and sense circuitry 36 will be discussed further in detail below.
The memory cell selection and control circuitry 38 may select and/or enable one or more predetermined memory cells 12 to facilitate reading data therefrom and/or writing data thereto by applying control signals on one or more word lines (WL) 28, and/or carrier injection lines (EP) 34. The memory cell selection and control circuitry 38 may generate such control signals from address signals, for example, row address signals. Moreover, the memory cell selection and control circuitry 38 may include a word line decoder and/or driver. For example, the memory cell selection and control circuitry 36 may include one or more different control/selection techniques (and circuitry therefore) to select and/or enable one or more predetermined memory cells 12. Notably, all such control/selection techniques, and circuitry therefore, whether now known or later developed, are intended to fall within the scope of the present disclosure.
In an exemplary embodiment, the semiconductor memory device 10 may implement a two step write operation whereby all the memory cells 12 in a row of memory cells 12 may be first written to a first predetermined data state. For example, the memory cells 12 in an active row of the memory cell array 20 may be first written to a logic high (e.g., binary “1” data state) by executing a logic high (e.g., binary “1” data state) write operation. Thereafter, selected memory cells 12 in the active row of the memory cell array 20 may be selectively written to a second predetermined data state. For example, selected memory cells 12 in the active row of the memory cell array 20 may be selectively written to a logic low (e.g., binary “0” data state) by executing a logic low (e.g., binary “0” data state) write operation. The semiconductor memory device 10 may also implement a one step write operation whereby selected memory cells 12 in an active row of memory cells 12 may be selectively written to either a logic high (e.g., binary “1” data state) or a logic low (e.g., binary “0” data state) without first implementing a “clear” operation. The semiconductor memory device 10 may employ any of the exemplary writing, refreshing, holding, and/or reading techniques described herein.
The memory cells 12 may comprise N-type, P-type and/or both types of transistors. Circuitry that is peripheral to the memory array 20 (for example, sense amplifiers or comparators, row and column address decoders, as well as line drivers (not illustrated herein)) may also include P-type and/or N-type transistors. Regardless of whether P-type or N-type transistors are employed in memory cells 12 in the memory array 20, suitable voltage potentials (for example, positive or negative voltage potentials) for reading from and/or writing to the memory cells 12 may be applied.
Referring to
The one or more data sense amplifier circuits 204 may sample, sense, read, and/or determine a data state (e.g., a logic low (binary “0” data state) or a logic high (binary “1” data state)) stored in a memory cell 12. The one or more data sense amplifier circuits 204 may sense raising phase of the current spikes and sinking phase of the current spikes on the bit line (EN) 32 in order to determine a data state stored in the memory cell 12. In an exemplary embodiment, the one or more data sense amplifier circuits 204 may include a PNP bipolar junction transistor to sense sourced current spikes on the bit line (EN) 32 in order to determine a data state stored in the memory cell 12. In another exemplary embodiment, the one or more data sense amplifier circuits 204 may include an NPN bipolar junction transistor to sense sunk current spikes on the bit line (EN) 32 in order to determine a data state stored in the memory cell 12.
For example, during a sample, sense, read, and/or data state determining operation, the data sense amplifier circuitry 204 may be pre-charged via the pre-charge circuitry 208. For example, the pre-charge circuitry 208 may pre-charge the data sense amplifier circuitry 204 to an equalization voltage potential or a reference voltage potential. The data sense amplifier circuitry 204 may compare a current generated by a memory cell 12 with an applied pre-charged reference current. In an exemplary embodiment, the pre-charged reference voltage and/or current applied to the data sense amplifier circuitry 204 may have a magnitude between a magnitude of voltage/current that may represent a logic low (binary “0” data state) and a magnitude of voltage/current that may represent a logic high (binary “1” data state) stored in the memory cell 12. In another exemplary embodiment, the pre-charged reference voltage and/or current applied to the data sense amplifier circuitry 204 may have a magnitude equal to the magnitude of the voltage/current that may represent a logic low (binary “0” data state) or a magnitude of voltage/current that may represent a logic high (binary “1” data state) stored in the memory cell 12.
The one or more data sense amplifier circuits 204 may output the data state of a memory cell 12 to the data sense amplifier latch circuitry 206 and stored. In another exemplary embodiment, the data sense amplifier latch circuitry 206 may be directly coupled to the bit line (EN) 32 associated with a memory cell 12. For example, the data sense amplifier latch circuitry 206 may receive a voltage potential or current on the bit line (EN) 32. The voltage potential or current received from the bit line (EN) 32 may be provided as a reference voltage potential and/or current for the data sense amplifier latch circuitry 206.
The data sense amplifier latch circuitry 206 may perform a write operation to the memory cell 12. For example, during a write operation, a data state may be loaded into the data sense amplifier latch circuitry 206 via the input/output circuitry 210. The data state may be written to the memory cell 12 via the data sense amplifier latch circuitry 206. Also for example, during a write-back operation, a data state stored in the data sense amplifier latch circuitry 206 may be written back to the memory cell 12 via the bit line (EN) 32.
The input/output circuitry 210 may allow external access to the plurality of memory cells 12 in the plurality of memory cell arrays 10 via the data sense amplifier latch circuitry 206. The input/output circuitry 210 may selectively and/or controllably output a data state stored in the memory cells 12 of the memory cell arrays 10. Also, the input/output circuitry 208 may selectively and/or controllably input (e.g., write or write-back) a data state to the memory cells 12 of the memory cell arrays 10. In an exemplary embodiment, the input/output circuitry 210 may include various gates and/or switch circuitry to facilitate and/or implement various operations on the memory cells 12 of the memory cell arrays 10.
The memory cell selection and control circuitry 38 may control one or more selected memory cells 12 of the memory cell arrays 10 coupled to the data write and sense circuitry 36. In an exemplary embodiment, the memory cell selection and control circuitry 38 may include a plurality of word lines (WL) 28, a plurality of carrier injection lines (EP) 34, word line (WL) decoders and/or drivers, and/or carrier injection line (EP) decoders and/or drivers. The memory cell selection and control circuitry 38 may apply one or more control signals via the plurality of word lines (WL) 28 and/or the plurality of carrier injection lines (EP) 34. Also, the memory cell selection and control circuitry 38 may include pass gates and/or row switch circuitry (not shown) to selectively activate the memory cells 12 in order to perform various operations.
Referring to
The one or more power source input circuits (Ib) and (Ic) 306 may be implemented as a voltage potential power source or a current power source. The one or more power source input circuits (Ib) and (Ic) 306 may include one or more transistors biased to supply the power to the data sense amplifier circuitry 304. In an exemplary embodiment, the one or more power source input circuits (Ib) and (Ic) 306 may include one or more metal-oxide semiconductor field-effect (MOSFET) transistors in order to supply power to the data sense amplifier circuitry 304.
The data sense amplifier circuitry 304 may include an input node (BP) coupled to bit line (EN) 32. In an exemplary embodiment, the input node (BP) may be set to and/or maintained at a voltage potential and/or current provided by a memory cell 12. The data sense amplifier circuitry 304 may include an output node (OUT) in order to output a data state detected by the data sense amplifier circuitry 304. The data sense amplifier circuitry 304 may include a switch control line (CTRLSW) coupled to the switch transistor 308 in order to control an operation of the switch transistor 308.
The data sense amplifier circuitry 304 may be pre-charged to a reference voltage and/or current before a sample, sense, read, and/or data state determining operation. Pre-charging the data sense amplifier circuitry 304 may ensure proper biasing for the amplifier transistor 310 of the data sense amplifier circuitry 304 and an active memory cell 12. In an exemplary embodiment, a control signal may be applied to the switch transistor 308 via the switch control line (CTRLSW). The control signal may cause the switch transistor 308 to turn to an “ON” state from an “OFF” state. The switch transistor 308, after being turned to an “ON” state, may couple a voltage potential on the bit line (EN) 32 to the output node (OUT) of the data sense amplifier circuitry 304. Also, switch transistor 308, after being turned to an “ON” state, may charge the bit line (EN) 32 to a predetermined voltage potential and/or current. For example, current (I1) from the power source (Ib) 306 and current (IM1) from the switch transistor 308 may charge the bit line (EN) 32 to a predetermined current and/or a predetermined voltage potential.
The data sense amplifier circuitry 304 may be pre-charged after reaching an equalization voltage potential or current. For example, the voltage potential on the bit line (EN) 32 may reach an PN junction threshold voltage potential of the amplifier transistor 310 and may cause the base current (IB1) and the collector current (IC1) of the amplifier transistor 310 to increase. The increase of the collector current (IC1) of the amplifier transistor 310 may cause a decrease of the current (IM1) from the switch transistor 308 (e.g., current (IM1)=current (I2) from power source (Ic) 306−collector current (IC1) of the amplifier transistor 310). The decrease of the current from the switch transistor 308 may decrease the base current (IB1) of the amplifier transistor 310 (e.g., the base current (IB1)=current (I1) from the power source (Ib) 306+the current (IM1) from the switch transistor 308). The equalization voltage potential or current may be reached because of the feedback operation of the current (IM1) from the switch transistor 308, the base current (IB1) of the amplifier transistor 310, and the collector current (IC1) of the amplifier transistor 310.
In an exemplary embodiment, the equalization voltage potential and current may be achieved at the end of the feedback operation of the current (IM1) from the switch transistor 308, the base current (IB1) of the amplifier transistor 310, and the collector current (IC1) of the amplifier transistor 310. For example, the equalization voltage potential may be achieved when the voltage potential on the bit line (EN) 32 may equal to the output voltage potential (OUT) of the data sense amplifier circuitry 304 and the voltage potential (VBE) at the base and emitter junction of the amplifier transistor 310. In an exemplary embodiment, the equalization voltage potential may be approximately 0.7V. Also, the equalization voltage potential and/or current may equal to the reference voltage potential and/or current that the data sense amplifier circuitry 304 may pre-charged to.
After pre-charging the data sense amplifier circuitry 304, the data sense amplifier circuitry 304 may be prepared to perform a sample, sense, read, and/or data state determining operation. The control signal applied to the switch control line (CTRLSW) may be withdrawn and the switch transistor 308 may be turned to an “OFF” state. A control signal may be applied to a memory cell 12 via a corresponding word line (WL) 28 to active the memory cell 12 in order to perform a data state determining operation. The data sense amplifier circuitry 304 may detect a current spike or an absence of a current spike on a bit line (EN) 32 corresponding to the active memory cell 12. For example, the current spike on the bit line (EN) 32 may modulate the base current (IB1) of the amplifier transistor 310. The modulation of the base current (IB1) of the amplifier transistor 310 may cause a change in the collector current (IC1) of the amplifier transistor 310. The change in the collector current (IC1) of the amplifier transistor 310 may cause a change in the output signal at the output node (OUT) to determine a data state stored in the active memory cell 12.
In an exemplary embodiment, in the event that a logic high (binary “1” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may cause a current spike (IBC) on the corresponding bit line (EN) 32. The sinking of the current spike (IBC) on the corresponding bit line (EN) 32 may cause a decrease in the base current (IB1) of the amplifier transistor 310 (e.g., the base current (IB1) of the amplifier transistor 310=the current (I1) from the power source (Ib) 306+the current (ICAP) from the capacitance on the bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The decrease in the base current (IB1) of the amplifier transistor 310 may cause a decrease in the collector current (IC1) of the amplifier transistor 310. The decrease of the collector current (IC1) of the amplifier transistor 310 may cause an increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 304. The increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 304 may indicate that a logic high (binary “1” data state) is stored in the active memory cell 12.
In another exemplary embodiment, in the event that a logic low (binary “0” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may not cause a current spike (IBC) on the corresponding bit line (EN) 32. The absence of a current spike (IBC) on the corresponding bit line (EN) 32 may cause an increase in the base current (IB1) of the amplifier transistor 310 (e.g., the base current (IB1) of the amplifier transistor 310=the current (I1) from the power source (Ib) 306+the current (ICAP) from the capacitance of the bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The increase in the base current (IB1) of the amplifier transistor 310 may cause an increase in the collector current (IC1) of the amplifier transistor 310. The increase of the collector current (IC1) of the amplifier transistor 310 may cause a decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 304. The decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 304 may indicate that a logic low (binary “0” data state) is stored in the active memory cell 12.
Referring to
The data sense amplifier latch circuitry 414 may include an input node (OUT) coupled to the data sense amplifier circuitry 404a and an input node (OUT_REF) coupled to the data sense amplifier circuitry 404b. In an exemplary embodiment, the input node (OUT) of the data sense amplifier latch circuitry 414 may be set to and/or maintained at a voltage and/or current provided by the active memory cell 12a, while the input node (OUT_REF) may be set to and/or maintained at a reference voltage and/or current provided by the data sense amplifier circuitry 404b. In another exemplary embodiment, the input node (OUT_REF) may be set to and/or maintained at a voltage and/or current provided by the inactive memory cell 12, while the input node (OUT) may be set to and/or maintained at a reference voltage and/or current provided by the data sense amplifier circuitry 404a. The data sense amplifier latch circuitry 414 may store a data state determined by either the data sense amplifier circuitry 404a or the data sense amplifier circuitry 404b.
The voltage potential and/or current provided by the active memory cell 12a at the input node (OUT) and the reference voltage potential and/or current provided by the data sense amplifier circuitry 404b at the input node (OUT_REF) may produce a voltage potential and/or a current differential between the input node (OUT) and the input node (OUT_REF). In an exemplary embodiment, the data sense amplifier circuitry 404b may output the reference voltage potential and/or current to the data sense amplifier latch circuitry 414 via the input node (OUT_REF). For example, a control signal may be applied to the switch transistor 408b via the switch control line (CTRLSW2). The control signal applied to the switch control line (CTRLSW2) may be a constant voltage potential (VDD) or a constant current and cause the output of the data sense amplifier circuitry 404b to be constant. The control signal applied via the control line (CTRLSW2) may cause the switch transistor 408b to turn to an “ON” state from an “OFF” state. The switch transistor 408b, after being turned to an “ON” state, may couple a voltage potential on the bit line (EN) 32b to the output node (OUT_REF) of the data sense amplifier circuitry 404b. Also, switch transistor 408b, after being turned to an “ON” state, may charge the bit line (EN) 32 to a predetermined voltage potential and/or current. For example, current (I1) from the power source (Ib) 406b and current (IM2) from the switch transistor 408b may charge the bit line (EN) 32 to a predetermined current.
The data sense amplifier circuitry 404b may reach an equalization voltage potential or current. For example, the voltage potential on the bit line (EN) 32b may reach an PN junction threshold voltage potential of the amplifier transistor 410b and may cause the base current (IB2) and the collector current (IC2) of the amplifier transistor 410b to increase. The increase of the collector current (IC2) of the amplifier transistor 410b may cause a decrease of the current (IM2) from the switch transistor 408b (e.g., current (I2)=current (I2) from power source (Ic) 406b−collector current (IC2) of the amplifier transistor 410b). The decrease of the current from the switch transistor 408b may decrease the base current (IB2) of the amplifier transistor 410b (e.g., the base current (IB2)=current (I1) from the power source (Ib) 406b+the current (IM2) from the switch transistor 408b). The equalization voltage potential or current may be reached because of the feedback operation of the current (IM2) from the switch transistor 408b, the base current (IB2) of the amplifier transistor 410b, and the collector current (IC2) of the amplifier transistor 410b.
In an exemplary embodiment, the equalization voltage potential and current may be achieved at the end of the feedback operation of the current (IM2) from the switch transistor 408b, the base current (IB2) of the amplifier transistor 410b, and the collector current (IC2) of the amplifier transistor 410b. For example, the equalization voltage potential may be achieved when the voltage potential on the bit line (EN) 32b may equal to the output voltage potential at output node (OUT_REF) of the data sense amplifier circuitry 404b and the voltage potential (VBE) at the base and emitter junction of the amplifier transistor 410b. In an exemplary embodiment, the equalization voltage potential may be approximately 0.7V. The output of the data sense amplifier circuitry 404b to the input node (OUT_REF) of the data sense amplifier latch circuitry 414 may be constant throughout the sample, sense, read, and/or data state determining operation. The output of the data sense amplifier circuitry 404b may provide a tracking mechanism for the output signals of the data sense amplifier circuitry 404a during a pre-charging phase of the sample, sense, read, and/or data state determining operation. The data sense amplifier circuitry 404a may be pre-charged in a similar manner as the data sense amplifier circuitry 304 described above with respect to
After pre-charging the data sense amplifier circuitry 404a, the data sense amplifier circuitry 404a may determine a data state stored in the active memory cell 12a. As discussed above with respect to
The data sense amplifier latch circuitry 414 may be enabled by applying a control signal to a control latch line (CTRLLTC). The data sense amplifier latch circuitry 414 may be configured to further amplify the variation of the input signals at the input node (OUT) supplied by the data sense amplifier circuitry 404a. In an exemplary embodiment, the data sense amplifier latch circuitry 414 may include a cross-coupled latch that provides a feedback loop for the input signals at the input node (OUT). The cross coupled latch of the data sense amplifier latch circuitry 414 may amplify the input signals at the input node (OUT) supplied by the data sense amplifier circuitry 404a. The data sense amplifier latch circuitry 414 may determine a data state of the active memory cell 12a based at least in part on the input signals at the input node (OUT) supplied by the data sense amplifier circuitry 404a.
For example, assuming that a logic high (binary “1” data state) is stored in the active memory cell 12a. When the data amplifier latch circuitry 414 senses low, the input node (OUT) may be pre-charged to a voltage potential of approximately 0V and the input node (OUT_REF) may be pre-charged to a voltage potential of approximately 100 mV. The logic high (binary “1” data state) stored in the active memory cell 12a may cause the voltage potential at the input node (OUT) to rise to approximately 200 mV. The data amplifier latch circuitry 414 may read a logic high (binary “1” data state) is stored in the active memory cell 12a.
In another exemplary embodiment, assuming that a logic low (binary “0” data state) is stored in the active memory cell 12a. When the data amplifier latch circuitry 414 senses high, the output node (OUT) may be pre-charged to a voltage potential of approximately VDD voltage potential and the input node (OUT_REF) may be pre-charged to a voltage potential of approximately half of the VDD voltage potential. By pre-charging the input node (OUT_REF) to midway of the VDD voltage potential may enable fast settling for the data sense amplifier latch circuitry 414. The logic low (binary “0” data state) stored in the memory cell 12 may not cause the voltage potential at the input node (OUT) to change and the voltage potential at the input node (OUT) may maintain at approximately VDD voltage potential. The data amplifier latch circuitry 414 may read a logic low (binary “0” data state) is stored in the active memory cell 12a. Also, the pre-charged voltage potential at the input node (OUT_REF) may change (e.g., rise or fall) to a voltage potential either higher than (e.g., when a logic high (binary “1” data state) is stored in the active memory cell 12a and the data sense amplifier latch circuitry 414 senses low) or below (e.g., when a logic high (binary “1” data state) is stored in the active memory cell 12a and the data sense amplifier latch circuitry 414 senses high) the pre-charged voltage potential at the input node (OUT_REF).
The pre-charged voltage potential at the input node (OUT_REF) may be selected based on when the data amplifier latch circuitry 414 senses high or low. For example, the pre-charged voltage potential at the input node (OUT_REF) may be selected to be lower than the pre-charged voltage potential at the input node (OUT) when the data sense amplifier latch circuitry 414 senses high. Also, the pre-charged voltage potential at the input node (OUT_REF) may be selected to be higher than the pre-charged voltage potential at the input node (OUT) when the data sense amplifier latch circuitry 414 senses low.
Referring to
After pre-charging the data sense amplifier circuitry 404a, the data sense amplifier circuitry 404b, and the data sense amplifier latch circuitry 414, a sense phase of the sensing operation may begin. For example, a control signal may be applied to the active memory cell via the word line (WL) 28a. The control signal applied via the word line (WL) 28a may cause a current spike (IBC) on the bit line (EN) 32a when a logic high (binary “1” data state) is stored in the active memory cell 12a. The control signal applied via the word line (WL) 28a may not cause a current spike (IBC) on the bit line (EN) 32a when a logic low (binary “1” data state) is stored in the active memory cell 12a. As explained above, the output signal at the output node (OUT) of the data sense amplifier circuitry 404a may vary depending on the data state stored in the active memory cell 12a. In an exemplary embodiment, the output signal at the output node (OUT) of the data sense amplifier circuitry 404a may increase when a logic high (binary “1” data state) is stored in the active memory cell 12a. In another exemplary embodiment, the output signal at the output node (OUT) of the data sense amplifier circuitry 404a may decrease when a logic low (binary “0” data state) is stored in the active memory cell 12a.
During latching phase of the sensing operation, a control signal may be applied to the data sense amplifier latch circuitry 414 via a control latch line (CTRLLTC). The control signal applied to the data sense amplifier latch circuitry 414 may amplify a variation in the output signal of the data sense amplifier circuitry 404a. In an exemplary embodiment, the data sense amplifier latch circuitry 414 may include a cross-coupled latch that may provide a feedback loop to amplify the variation in the output signal of the data sense amplifier circuitry 404a. The data sense amplifier latch circuitry 414 may determine a data state stored in the active memory cell 12a and store the data state.
Referring to
By directly coupling the input node (OUT_REF) of the data sense amplifier latch circuitry 614 to the bit line (EN) 32, additional circuitry (e.g., data sense amplifier circuitry 404b shown in
Referring to
The isolation transistors 722 and 724 may be configured to prevent the data sense amplifier latch circuitry 714 sinking currents when the data sense amplifier latch circuitry 714 is in an equalization phase. The data sense amplifier latch circuitry 714 may include a plurality of outputs (e.g., Q and inverse Q). The data state stored in the data sense amplifier latch circuitry 714 may be outputted to a memory input/output content (not shown). The data sense amplifier latch circuitry 714 may receive a data state from the memory input/output content (not shown).
Referring to
After pre-charging the data sense amplifier circuitry 604 and the data sense amplifier latch circuitry 614, a sense phase of the sensing operation may begin. For example, a control signal may be applied to the active memory cell 12 via the corresponding word line (WL) 28. The control signal applied via the corresponding word line (WL) 28 may cause a current spike (IBC) on the bit line (EN) 32 when a logic high (binary “1” data state) is stored in the active memory cell 12. The control signal applied via the corresponding word line (WL) 28 may not cause a current spike (IBC) on the bit line (EN) 32 when a logic low (binary “1” data state) is stored in the active memory cell 12. The output signal at the output node (OUT) of the data sense amplifier circuitry 604 may vary depending on the data state stored in the active memory cell 12. In an exemplary embodiment, the output signal at the output node (OUT) of the data sense amplifier circuitry 604 may increase when a logic high (binary “1” data state) is stored in the active memory cell 12. In another exemplary embodiment, the output signal at the output node (OUT) of the data sense amplifier circuitry 604 may decrease when a logic low (binary “0” data state) is stored in the active memory cell 12a.
During latching phase of the sensing operation, a control signal may be applied to the data sense amplifier latch circuitry 614 via a control latch line (CTRLLTC). The control signal applied to the data sense amplifier latch circuitry 614 may amplify a variation in the output signal of the data sense amplifier circuitry 604. In an exemplary embodiment, the data sense amplifier latch circuitry 614 may include a cross-coupled latch that may provide a feedback loop to amplify the variation in the output signal of the data sense amplifier circuitry 604. The data sense amplifier latch circuitry 614 may determine a data state stored in the active memory cell 12 and store the data state.
Referring to
The transistor 916 and the transistor 918 may be configured to efficiently pre-charge the bit line (EN) 32 to a predetermined voltage potential and/or current. For example, the transistor 916 may be controlled via a control signal applied to the control line (CTRLBL). The transistor 918 may be controlled via the output signal at the output node (OUT) of the data sense amplifier circuitry 904 to ensure a self shut-off action, as will be discussed further in detail below.
For example, during a pre-charge phase of a sensing operation, a control signal may be applied to the transistor 916 via the control line (CTRLBL). The control signal applied on the control line (CTRLBL) may turn the transistor 916 to an “ON” state. Also during a pre-charge phase of a sensing operation, the amplifier transistor 910 may be in an “OFF” state because the bit line (EN) 32 is grounded. When the amplifier transistor 910 is in an “OFF” state, the voltage potential at the output node (OUT) of the data sense amplifier circuitry 904 may be charged to a voltage potential approximately equal to a constant voltage potential (VDD). The voltage potential at the output node of the data sense amplifier circuitry 904 may maximizing the conductance of the transistor 918 and may accelerate the pre-charging time of the bit line (EN) 32. As the bit line (EN) 32 becomes pre-charged, the voltage potential at the output node (OUT) of the data sense amplifier circuitry 904 may decrease and cause a decrease of the conductance of the transistor 918. The decrease of the conductance of the transistor 918 may self-limiting the pre-charge of the bit line (EN) 32. The control signal applied to the transistor 916 via the control line (CTRLBL) may be removed to de-activate the pre-charge path of the transistor 916 and the transistor 918.
When a control signal is applied to the switch transistor 908 via the switch control line (CTRLSW) during the pre-charge phase, the voltage potential on the bit line (EN) 32 may increase. The increase of the voltage potential on the bit line (EN) 32 may cause the amplifier transistor 910 to turn to an “ON” state from an “OFF” state. When the amplifier transistor 910 is turned to an “ON” state, the collector current (IC1) of the amplifier transistor 910 may increase. The increase in the collector current (IC1) of the amplifier transistor 910 may decrease the voltage potential at the output node (OUT) of the data sense amplifier circuitry 904. The decrease of the voltage potential at the output node (OUT) of the data sense amplifier circuitry 904 may decrease the conductance (e.g., an amount of current flowing through) of the transistor 918. The decrease of the conductance (e.g., an amount of current flowing through) of the transistor 918 may prevent over-charging the bit line (EN) (e.g., too much current on the bit line (EN) 32) and thus avoid voltage fluctuation in the data sense amplifier circuitry 904 during the pre-charge phase of a sensing operation.
Referring to
The data sense amplifier circuitry 1004 may include one or more power sources 1012 and/or an amplifier transistor 1014. The one or more power sources 1012 may include one or more transistors (1016-1020) to supply voltage potential and/or current to the data sense amplifier circuitry 1004.
The data sense amplifier latch circuitry 1006 may include a plurality of transistors (1022-1038) coupled to each other in order to store a data state read from the memory cell 12. For example, the latch access transistor 1022 may be coupled to the output node (OUT) of the data sense amplifier circuitry 1004. The latch access transistor 1024 at the input node (OUT_REF) of the data sense amplifier latch circuitry 1006 may be coupled to the bit line (EN) 32. The equalization transistor 1026 may ensure that the voltage potential at the input node (OUT) of the data sense amplifier latch circuitry 1006 and the voltage potential at the input node (OUT_REF) of the data sense amplifier latch circuitry 1006 may be the same before the sensing phase of the sensing operation. The plurality of transistors (1032-1038) may be arranged in a cross-coupled configuration that may amplify the voltage potential difference and/or current difference between the input node (OUT) and the input node (OUT_REF) of the data sense amplifier latch circuitry 1006.
The pre-charge circuitry 1008 may include a transistor 1040 and a transistor 1042 configured to efficiently pre-charge the data sense amplifier circuitry 1004. For example, the transistor 1040 may be controlled via a control signal applied on the control line (CTRLBL). The transistor 918 may be controlled via the output signal at the output node (OUT) of the data sense amplifier circuitry 1004 to ensure a self shut-off action.
The input/output circuitry 1010 may include a transistor 1044 and a transistor 1046 may couple the data state stored in the data sense amplifier latch circuitry 1006. The transistor 1044 and the transistor 1046 may provide data state to the data sense amplifier latch circuitry 1006 to write to the memory cell 12.
The semiconductor memory device 1000 may perform various operations. For example, the semiconductor memory device 1000 may perform a holding operation, a read operation, a write operation, and/or a write-back operation. During a holding operation, a control signal may be applied to the transistor 1018 of the power source 1012 via the control line (PAENB) to turn the transistor 1018 to an “ON” state. A control signal may be applied to the transistor 1028 of the data sense amplifier latch circuitry 1006 via the control line (LATCHENB) to turn the transistor 1028 to an “ON” state. A control signal may be applied to the latch access transistor 1022 via the control line (LATCHDIN) to turn the latch access transistor 1022 to an “OFF” state. A control signal may be applied to the latch access transistor 1024 via the control line (LATCHDINREF) to turn the latch access transistor 1024 to an “OFF” state. A control signal may be applied to the transistor 1030 via the control line (LATCHEN) to turn the transistor 1030 to an “OFF” state. A control signal may be applied to the transistor 1040 via the control line (CTRLBL) to turn the transistor 1040 to an “OFF” state.
The semiconductor memory device 1000 may perform a sensing operation. The sensing operation may include various phases. The various phases of the sensing operation may include a pre-charge phase, an equalization phase, a sense phase, and a latching phase. During the pre-charging phase of a sensing operation, a control signal may be applied to the latch access transistor 1024 via the control line (LATCHDINREF) to turn the latch access transistor 1024 to an “ON” state. Also, a control signal may be applied to the equalization transistor 1026 via the control line (LATCHEQ) to turn the equalization transistor 1026 to an “ON” state. By turning the latch access transistor 1024 and the equalization transistor 1026 to an “ON” state, the input node (OUT_REF) of the data sense amplifier latch circuitry 1006 may be directly coupled to voltage potential on the bit line (EN) 32. Also, by turning the latch access transistor 1022, the latch access transistor 1024, and the equalization transistor 1026 to an “ON” state, the latch access transistor 1022, the latch access transistor 1024, and the equalization transistor 102 may perform the same electrical function as the switch transistor 904, shown in
During the pre-charge phase of the sensing operation, a control signal is applied to the transistor 1040 via the control line (CTRLBL) to turn the transistor 104 to an “ON” state in order to pre-charge the bit line (EN) 32. By pre-charging the bit line (EN) 32, the voltage potential on the bit line (EN) 32 may increase. The increase of the voltage potential on the bit line (EN) 32 may cause the amplifier transistor 1014 to turn to an “ON” state from an “OFF” state. When the amplifier transistor 1014 is turned to an “ON” state, the collector current (IC1) of the amplifier transistor 1014 may increase. The increase in the collector current (IC1) of the amplifier transistor 910 may decrease the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The decrease of the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may decrease the conductance (e.g., an amount of current flowing through) of the transistor 1042. The decrease of the conductance (e.g., an amount of current flowing through) of the transistor 1042 may prevent over-charging the bit line (EN) 32 and thus avoid voltage fluctuation in the data sense amplifier circuitry 1004 during the pre-charge phase of a sensing operation. After pre-charging the bit line (EN) 32, the control signal applied to the transistor 1040 via the control line (CTRLBL) may be removed and the transistor 1040 may turn to an “OFF” state.
During the equalization phase of a sensing operation, a control signal may be applied to the latch access transistor 1022 via the control line (LATCHDIN) to turn the latch access transistor 1022 to an “ON” state. By turning the latch access transistor 1022 to an “ON” state, the output signal at the output node (OUT) of the data sense amplifier circuitry 1004 may be inputted to the data sense amplifier latch circuitry 1006. For example, the output signal at the output node (OUT) of the data sense amplifier circuitry 1004 may be an equalization voltage potential and/or current of the data sense amplifier circuitry 1004. In an exemplary embodiment, the equalization voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may be equal to 0.7V. At the end of the equalization phase, a control signal applied to the equalization transistor 1026 via the control line (LATCHEQ) may be removed and the equalization transistor 1026 may turn to an “OFF” state.
During the sense phase of a sensing operation, a control signal may be applied to a memory cell 12 via a corresponding word line (WL) 28 to active the memory cell 12 in order to sense a data state stored in the memory cell 12. The data sense amplifier circuitry 1004 may detect a current spike or an absence of a current spike on a bit line (EN) 32 corresponding to the active memory cell 12. For example, the current spike on the bit line (EN) 32 may modulate the base current (IB1) of the amplifier transistor 1014. The modulation of the base current (IB1) of the amplifier transistor 310 may cause a change in the collector current (IC1) of the amplifier transistor 1014. The change in the collector current (IC1) of the amplifier transistor 1014 may cause a change in the output signal at the output node (OUT) to determine a data state stored in the active memory cell 12.
In an exemplary embodiment, in the event that a logic high (binary “1” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may cause a current spike (IBC) on the corresponding bit line (EN) 32. The sinking of the current spike (IBC) on the corresponding bit line (EN) 32 may cause a decrease in the base current (IB1) of the amplifier transistor 1014 (e.g., the base current (IB1) of the amplifier transistor 1014=the current (I1) from the power source 1012+the current (ICAP) from the capacitance of bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The decrease in the base current (IB1) of the amplifier transistor 1014 may cause a decrease in the collector current (IC1) of the amplifier transistor 1014. The decrease of the collector current (IC1) of the amplifier transistor 1014 may cause an increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may indicate that a logic high (binary “1” data state) is stored in the active memory cell 12.
In another exemplary embodiment, in the event that a logic low (binary “0” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may not cause a current spike (IBC) on the corresponding bit line (EN) 32. The absence of the sinking of a current spike (IBC) on the corresponding bit line (EN) 32 may cause an increase in the base current (IB1) of the amplifier transistor 1014 (e.g., the base current (IB1) of the amplifier transistor 1014=the current (I1) from the power source 1012+the current (ICAP) from the capacitance of bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The increase in the base current (IB1) of the amplifier transistor 1014 may cause an increase in the collector current (IC1) of the amplifier transistor 1014. The increase of the collector current (IC1) of the amplifier transistor 1014 may cause a decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may indicate that a logic low (binary “0” data state) is stored in the active memory cell 12.
During the latching phase of a sensing operation, the data sense amplifier latching circuitry 1006 may receive the output signal from the data sense amplifier circuitry 1004 via the input node (OUT). After receiving the output signal from the data sense amplifier circuitry 1004, a control signal may be applied to the latch access transistor 1022 via the control line (LATCHDIN) to turn the latch access transistor 1022 to an “OFF” state from an “ON” state. A control signal may be applied to the latch access transistor 1024 via the control line (LATCHDINREF) to turn the latch access transistor 1024 to an “OFF” state from an “ON” state. By turning the latch access transistors 1022 and 1024 to an “OFF” state, the data sense amplifier latch circuitry 1006 may not receive additional input signals. A control signal may be applied to the transistor 1028 via the control line (LATENB) to turn the transistor 1028 to an “ON” state. A control signal may be applied to the transistor 1030 via the control line (LATCHEN) to turn the transistor 1030 to an “ON” state. By turning the transistors 1028 and 1030 to an “ON” state, the data state may be stored in the data sense amplifier latch circuitry 1006.
The semiconductor memory device 1000 may perform a write operation. A data state to be written to the memory cell array 10 may be inputted to the data sense amplifier latch circuitry 1006 via the input/output circuitry 1010. For example, during the writing operation, the control line (CBL) may be disconnected from the memory cell array 10 and the data state may be written to the memory cell array 10 via the control line (SAOUTB). The write operation may include various phases. For example, the various phases of the write operation may include a loading phase and/or a write phase.
During a loading phase of a write operation, a data state to be written to the memory cell array 10 may be inputted to the data sense amplifier latch circuitry 1006 via the transistors 1044 and 1046 of the input/output circuitry 1010. For example, input node (DIOB) of the transistor 1044 and the input node (DIO) of the transistor 1046 may be coupled to memory input/output content (not shown). A control signal may be applied to the transistors 1044 and 1046 via the control line (YSELECT) to couple input data state from the memory input/output content to the data sense amplifier latch circuitry 1006. The data state to be written to the memory cell array 10 may be loaded into the data sense amplifier latch circuitry 1006.
In an exemplary embodiment, in the event that a logic high (binary “1” data state) is to be written to the memory cell array 10, a control signal may be applied to the control line (SAOUTB) to cause the voltage potential on the bit line (EN) 32 to go low in order to forward bias the memory cell array 10 to receive and store the injected charges. In another exemplary embodiment, in the event that a logic low (binary “0” data state) is to be written to the memory cell array 10, a control signal may be applied to the control line (SAOUTB) to cause the voltage potential on the bit line (EN) 32 to go high in order to reverse bias the memory cell array 10 to reject the charges.
The semiconductor memory device 1000 may perform a write-back operation. The write-back operation may be performed in a similar manner as discussed above with respect to the write operation, except the data state to be written back to the memory cell array 10 is already loaded into the data sense amplifier latch circuitry 1006.
Referring to
During the pre-charge phase of the sensing operation, a control signal is applied to the transistor 1040 via the control line (CTRLBL) to turn the transistor 104 to an “ON” state in order to pre-charge the bit line (EN) 32. By pre-charging the bit line (EN) 32, the voltage potential on the bit line (EN) 32 may increase. The increase of the voltage potential on the bit line (EN) 32 may cause the amplifier transistor 1014 to turn to an “ON” state from an “OFF” state. When the amplifier transistor 1014 is turned to an “ON” state, the collector current (IC1) of the amplifier transistor 1014 may increase. The increase in the collector current (IC1) of the amplifier transistor 910 may decrease the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The decrease of the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may decrease the conductance (e.g., an amount of current flowing through) of the transistor 1042. The decrease of the conductance (e.g., an amount of current flowing through) of the transistor 1042 may prevent over-charging the bit line (EN) 32 and thus avoid voltage fluctuation in the data sense amplifier circuitry 1004 during the pre-charge phase of a sensing operation. After pre-charging the bit line (EN) 32, the control signal applied to the transistor 1040 via the control line (CTRLBL) may be removed and the transistor 1040 may turn to an “OFF” state.
During the equalization phase of a sensing operation, a control signal may be applied to the latch access transistor 1022 via the control line (LATCHDIN) to turn the latch access transistor 1022 to an “ON” state. By turning the latch access transistor 1022 to an “ON” state, the output signal at the output node (OUT) of the data sense amplifier circuitry 1004 may be inputted to the data sense amplifier latch circuitry 1006. For example, the output signal at the output node (OUT) of the data sense amplifier circuitry 1004 may be an equalization voltage potential and/or current of the data sense amplifier circuitry 1004. In an exemplary embodiment, the equalization voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may be equal to 0.7V. At the end of the equalization phase, a control signal applied to the equalization transistor 1026 via the control line (LATCHEQ) may be removed and the equalization transistor 1026 may turn to an “OFF” state.
During the sense phase of a sensing operation, a control signal may be applied to a memory cell 12 via a corresponding word line (WL) 28 to active the memory cell 12 in order to sense a data state stored in the memory cell 12. The data sense amplifier circuitry 1004 may detect a current spike or an absence of a current spike on a bit line (EN) 32 corresponding to the active memory cell 12. For example, the current spike on the bit line (EN) 32 may modulate the base current (IB1) of the amplifier transistor 1014. The modulation of the base current (IB1) of the amplifier transistor 310 may cause a change in the collector current (IC1) of the amplifier transistor 1014. The change in the collector current (IC1) of the amplifier transistor 1014 may cause a change in the output signal at the output node (OUT) to determine a data state stored in the active memory cell 12.
In an exemplary embodiment, in the event that a logic high (binary “1” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may cause a current spike (IBC) on the corresponding bit line (EN) 32. The sinking of the current spike (IBC) on the corresponding bit line (EN) 32 may cause a decrease in the base current (IB1) of the amplifier transistor 1014 (e.g., the base current (IB1) of the amplifier transistor 1014=the current (I1) from the power source 1012+the current (ICAP) from the capacitance of bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The decrease in the base current (IB1) of the amplifier transistor 1014 may cause a decrease in the collector current (IC1) of the amplifier transistor 1014. The decrease of the collector current (IC1) of the amplifier transistor 1014 may cause an increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The increase in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may indicate that a logic high (binary “1” data state) is stored in the active memory cell 12.
In another exemplary embodiment, in the event that a logic low (binary “0” data state) is stored in the memory cell 12, the control signal applied to the active memory cell 12 via the corresponding word line (WL) 28 may not cause a current spike (IBC) on the corresponding bit line (EN) 32. The absence of the sinking of a current spike (IBC) on the corresponding bit line (EN) 32 may cause an increase in the base current (IB1) of the amplifier transistor 1014 (e.g., the base current (IB1) of the amplifier transistor 1014=the current (I1) from the power source 1012+the current (ICAP) from the capacitance of bit line (EN) 32−the current spike (IBC) on the bit line (EN) 32). The increase in the base current (IB1) of the amplifier transistor 1014 may cause an increase in the collector current (IC1) of the amplifier transistor 1014. The increase of the collector current (IC1) of the amplifier transistor 1014 may cause a decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004. The decrease in the voltage potential at the output node (OUT) of the data sense amplifier circuitry 1004 may indicate that a logic low (binary “0” data state) is stored in the active memory well 12.
At this point it should be noted that providing a technique for sensing a semiconductor memory device in accordance with the present disclosure as described above may involve the processing of input data and the generation of output data to some extent. This input data processing and output data generation may be implemented in hardware or software. For example, specific electronic components may be employed in a semiconductor memory device or similar or related circuitry for implementing the functions associated with sensing a semiconductor memory device in accordance with the present disclosure as described above. Alternatively, one or more processors operating in accordance with instructions may implement the functions associated with sensing a semiconductor memory device in accordance with the present disclosure as described above. If such is the case, it is within the scope of the present disclosure that such instructions may be stored on one or more processor readable media (e.g., a magnetic disk or other storage medium), or transmitted to one or more processors via one or more signals embodied in one or more carrier waves.
The present disclosure is not to be limited in scope by the specific embodiments described herein. Indeed, other various embodiments of and modifications to the present disclosure, in addition to those described herein, will be apparent to those of ordinary skill in the art from the foregoing description and accompanying drawings. Thus, such other embodiments and modifications are intended to fall within the scope of the present disclosure. Further, although the present disclosure has been described herein in the context of a particular implementation in a particular environment for a particular purpose, those of ordinary skill in the art will recognize that its usefulness is not limited thereto and that the present disclosure may be beneficially implemented in any number of environments for any number of purposes. Accordingly, the claims set forth below should be construed in view of the full breadth and spirit of the present disclosure as described herein.
This patent application claims priority to U.S. Provisional Patent Application No. 61/239,999, filed Sep. 4, 2009, which is hereby incorporated by reference herein in its entirety.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3439214 | Kabell | Apr 1969 | A |
| 3997799 | Baker | Dec 1976 | A |
| 4032947 | Kesel et al. | Jun 1977 | A |
| 4250569 | Sasaki et al. | Feb 1981 | A |
| 4262340 | Sasaki et al. | Apr 1981 | A |
| 4298962 | Hamano et al. | Nov 1981 | A |
| 4371955 | Sasaki | Feb 1983 | A |
| 4527181 | Sasaki | Jul 1985 | A |
| 4630089 | Sasaki et al. | Dec 1986 | A |
| 4658377 | McElroy | Apr 1987 | A |
| 4791610 | Takemae | Dec 1988 | A |
| 4807195 | Busch et al. | Feb 1989 | A |
| 4954989 | Auberton-Herve et al. | Sep 1990 | A |
| 4979014 | Hieda et al. | Dec 1990 | A |
| 5010524 | Fifield et al. | Apr 1991 | A |
| 5144390 | Matloubian | Sep 1992 | A |
| 5164805 | Lee | Nov 1992 | A |
| 5258635 | Nitayama et al. | Nov 1993 | A |
| 5313432 | Lin et al. | May 1994 | A |
| 5315541 | Harari et al. | May 1994 | A |
| 5350938 | Matsukawa | Sep 1994 | A |
| 5355330 | Hisamoto et al. | Oct 1994 | A |
| 5388068 | Ghoshal et al. | Feb 1995 | A |
| 5397726 | Bergemont et al. | Mar 1995 | A |
| 5432730 | Shubat et al. | Jul 1995 | A |
| 5446299 | Acovic et al. | Aug 1995 | A |
| 5448513 | Hu et al. | Sep 1995 | A |
| 5466625 | Hsieh et al. | Nov 1995 | A |
| 5489792 | Hu et al. | Feb 1996 | A |
| 5506436 | Hayashi et al. | Apr 1996 | A |
| 5515383 | Katoozi | May 1996 | A |
| 5526307 | Yiu et al. | Jun 1996 | A |
| 5528062 | Hsieh et al. | Jun 1996 | A |
| 5568356 | Schwartz | Oct 1996 | A |
| 5583808 | Brahmbhatt | Dec 1996 | A |
| 5593912 | Rajeevakumar | Jan 1997 | A |
| 5606188 | Bronner et al. | Feb 1997 | A |
| 5608250 | Kalnitsky | Mar 1997 | A |
| 5627092 | Alsmeier et al. | May 1997 | A |
| 5631186 | Park et al. | May 1997 | A |
| 5677867 | Hazani | Oct 1997 | A |
| 5696718 | Hartmann | Dec 1997 | A |
| 5740099 | Tanigawa | Apr 1998 | A |
| 5754469 | Hung et al. | May 1998 | A |
| 5774411 | Hsieh et al. | Jun 1998 | A |
| 5778243 | Aipperspach et al. | Jul 1998 | A |
| 5780906 | Wu et al. | Jul 1998 | A |
| 5784311 | Assaderaghi et al. | Jul 1998 | A |
| 5798968 | Lee et al. | Aug 1998 | A |
| 5811283 | Sun | Sep 1998 | A |
| 5847411 | Morii | Dec 1998 | A |
| 5877978 | Morishita et al. | Mar 1999 | A |
| 5886376 | Acovic et al. | Mar 1999 | A |
| 5886385 | Arisumi et al. | Mar 1999 | A |
| 5897351 | Forbes | Apr 1999 | A |
| 5929479 | Oyama | Jul 1999 | A |
| 5930648 | Yang | Jul 1999 | A |
| 5936265 | Koga | Aug 1999 | A |
| 5939745 | Park et al. | Aug 1999 | A |
| 5943258 | Houston et al. | Aug 1999 | A |
| 5943581 | Lu et al. | Aug 1999 | A |
| 5960265 | Acovic et al. | Sep 1999 | A |
| 5968840 | Park et al. | Oct 1999 | A |
| 5977578 | Tang | Nov 1999 | A |
| 5982003 | Hu et al. | Nov 1999 | A |
| 5986914 | McClure | Nov 1999 | A |
| 6018172 | Hidada et al. | Jan 2000 | A |
| 6048756 | Lee et al. | Apr 2000 | A |
| 6081443 | Morishita | Jun 2000 | A |
| 6096598 | Furukawa et al. | Aug 2000 | A |
| 6097056 | Hsu et al. | Aug 2000 | A |
| 6097624 | Chung et al. | Aug 2000 | A |
| 6111778 | MacDonald et al. | Aug 2000 | A |
| 6121077 | Hu et al. | Sep 2000 | A |
| 6133597 | Li et al. | Oct 2000 | A |
| 6157216 | Lattimore et al. | Dec 2000 | A |
| 6171923 | Chi et al. | Jan 2001 | B1 |
| 6177300 | Houston et al. | Jan 2001 | B1 |
| 6177698 | Gruening et al. | Jan 2001 | B1 |
| 6177708 | Kuang et al. | Jan 2001 | B1 |
| 6214694 | Leobandung et al. | Apr 2001 | B1 |
| 6222217 | Kunikiyo | Apr 2001 | B1 |
| 6225158 | Furukawa et al. | May 2001 | B1 |
| 6245613 | Hsu et al. | Jun 2001 | B1 |
| 6252281 | Yamamoto et al. | Jun 2001 | B1 |
| 6262935 | Parris et al. | Jul 2001 | B1 |
| 6292424 | Ohsawa | Sep 2001 | B1 |
| 6297090 | Kim | Oct 2001 | B1 |
| 6300649 | Hu et al. | Oct 2001 | B1 |
| 6320227 | Lee et al. | Nov 2001 | B1 |
| 6333532 | Davari et al. | Dec 2001 | B1 |
| 6333866 | Ogata | Dec 2001 | B1 |
| 6350653 | Adkisson et al. | Feb 2002 | B1 |
| 6351426 | Ohsawa | Feb 2002 | B1 |
| 6359802 | Lu et al. | Mar 2002 | B1 |
| 6384445 | Hidaka et al. | May 2002 | B1 |
| 6391658 | Gates et al. | May 2002 | B1 |
| 6403435 | Kang et al. | Jun 2002 | B1 |
| 6421269 | Somasekhar et al. | Jul 2002 | B1 |
| 6424011 | Assaderaghi et al. | Jul 2002 | B1 |
| 6424016 | Houston | Jul 2002 | B1 |
| 6429477 | Mandelman et al. | Aug 2002 | B1 |
| 6432769 | Fukuda et al. | Aug 2002 | B1 |
| 6440872 | Mandelman et al. | Aug 2002 | B1 |
| 6441435 | Chan | Aug 2002 | B1 |
| 6441436 | Wu et al. | Aug 2002 | B1 |
| 6466511 | Fujita et al. | Oct 2002 | B2 |
| 6479862 | King et al. | Nov 2002 | B1 |
| 6480407 | Keeth | Nov 2002 | B1 |
| 6492211 | Divakaruni et al. | Dec 2002 | B1 |
| 6518105 | Yang et al. | Feb 2003 | B1 |
| 6531754 | Nagano et al. | Mar 2003 | B1 |
| 6537871 | Forbes | Mar 2003 | B2 |
| 6538916 | Ohsawa | Mar 2003 | B2 |
| 6544837 | Divakauni et al. | Apr 2003 | B1 |
| 6548848 | Horiguchi et al. | Apr 2003 | B2 |
| 6549450 | Hsu et al. | Apr 2003 | B1 |
| 6552398 | Hsu et al. | Apr 2003 | B2 |
| 6552932 | Cernea | Apr 2003 | B1 |
| 6556477 | Hsu et al. | Apr 2003 | B2 |
| 6560142 | Ando | May 2003 | B1 |
| 6563733 | Liu et al. | May 2003 | B2 |
| 6566177 | Radens et al. | May 2003 | B1 |
| 6567330 | Fujita et al. | May 2003 | B2 |
| 6573566 | Ker et al. | Jun 2003 | B2 |
| 6574135 | Komatsuzaki | Jun 2003 | B1 |
| 6590258 | Divakauni et al. | Jul 2003 | B2 |
| 6590259 | Adkisson et al. | Jul 2003 | B2 |
| 6617651 | Ohsawa | Sep 2003 | B2 |
| 6621725 | Ohsawa | Sep 2003 | B2 |
| 6632723 | Watanabe et al. | Oct 2003 | B2 |
| 6650565 | Ohsawa | Nov 2003 | B1 |
| 6653175 | Nemati et al. | Nov 2003 | B1 |
| 6686624 | Hsu | Feb 2004 | B2 |
| 6703673 | Houston | Mar 2004 | B2 |
| 6707118 | Muljono et al. | Mar 2004 | B2 |
| 6714436 | Burnett et al. | Mar 2004 | B1 |
| 6721222 | Somasekhar et al. | Apr 2004 | B2 |
| 6825524 | Ikehashi et al. | Nov 2004 | B1 |
| 6861689 | Burnett | Mar 2005 | B2 |
| 6870225 | Bryant et al. | Mar 2005 | B2 |
| 6882566 | Nejad et al. | Apr 2005 | B2 |
| 6888770 | Ikehashi | May 2005 | B2 |
| 6894913 | Yamauchi | May 2005 | B2 |
| 6897098 | Hareland et al. | May 2005 | B2 |
| 6903984 | Tang et al. | Jun 2005 | B1 |
| 6909151 | Hareland et al. | Jun 2005 | B2 |
| 6912150 | Portman et al. | Jun 2005 | B2 |
| 6913964 | Hsu | Jul 2005 | B2 |
| 6936508 | Visokay et al. | Aug 2005 | B2 |
| 6969662 | Fazan et al. | Nov 2005 | B2 |
| 6975536 | Maayan et al. | Dec 2005 | B2 |
| 6982902 | Gogl et al. | Jan 2006 | B2 |
| 6987041 | Ohkawa | Jan 2006 | B2 |
| 7030436 | Forbes | Apr 2006 | B2 |
| 7037790 | Chang et al. | May 2006 | B2 |
| 7041538 | Ieong et al. | May 2006 | B2 |
| 7042765 | Sibigtroth et al. | May 2006 | B2 |
| 7061806 | Tang et al. | Jun 2006 | B2 |
| 7085153 | Ferrant et al. | Aug 2006 | B2 |
| 7085156 | Ferrant et al. | Aug 2006 | B2 |
| 7170807 | Fazan et al. | Jan 2007 | B2 |
| 7177175 | Fazan et al. | Feb 2007 | B2 |
| 7187581 | Ferrant et al. | Mar 2007 | B2 |
| 7230846 | Keshavarzi | Jun 2007 | B2 |
| 7233024 | Scheuerlein et al. | Jun 2007 | B2 |
| 7256459 | Shino | Aug 2007 | B2 |
| 7301803 | Okhonin et al. | Nov 2007 | B2 |
| 7301838 | Waller | Nov 2007 | B2 |
| 7317641 | Scheuerlein | Jan 2008 | B2 |
| 7324387 | Bergemont et al. | Jan 2008 | B1 |
| 7335934 | Fazan | Feb 2008 | B2 |
| 7341904 | Willer | Mar 2008 | B2 |
| 7416943 | Figura et al. | Aug 2008 | B2 |
| 7456439 | Horch | Nov 2008 | B1 |
| 7477540 | Okhonin et al. | Jan 2009 | B2 |
| 7492632 | Carman | Feb 2009 | B2 |
| 7517744 | Mathew et al. | Apr 2009 | B2 |
| 7539041 | Kim et al. | May 2009 | B2 |
| 7542340 | Fisch et al. | Jun 2009 | B2 |
| 7542345 | Okhonin et al. | Jun 2009 | B2 |
| 7545694 | Srinivasa Raghavan et al. | Jun 2009 | B2 |
| 7606066 | Okhonin et al. | Oct 2009 | B2 |
| 7696032 | Kim et al. | Apr 2010 | B2 |
| 20010055859 | Yamada et al. | Dec 2001 | A1 |
| 20020030214 | Horiguchi | Mar 2002 | A1 |
| 20020034855 | Horiguchi et al. | Mar 2002 | A1 |
| 20020036322 | Divakauni et al. | Mar 2002 | A1 |
| 20020051378 | Ohsawa | May 2002 | A1 |
| 20020064913 | Adkisson et al. | May 2002 | A1 |
| 20020070411 | Vermandel et al. | Jun 2002 | A1 |
| 20020072155 | Liu et al. | Jun 2002 | A1 |
| 20020076880 | Yamada et al. | Jun 2002 | A1 |
| 20020086463 | Houston et al. | Jul 2002 | A1 |
| 20020089038 | Ning | Jul 2002 | A1 |
| 20020098643 | Kawanaka et al. | Jul 2002 | A1 |
| 20020110018 | Ohsawa | Aug 2002 | A1 |
| 20020114191 | Iwata et al. | Aug 2002 | A1 |
| 20020130341 | Horiguchi et al. | Sep 2002 | A1 |
| 20020160581 | Watanabe et al. | Oct 2002 | A1 |
| 20020180069 | Houston | Dec 2002 | A1 |
| 20030003608 | Arikado et al. | Jan 2003 | A1 |
| 20030015757 | Ohsawa | Jan 2003 | A1 |
| 20030035324 | Fujita et al. | Feb 2003 | A1 |
| 20030042516 | Forbes et al. | Mar 2003 | A1 |
| 20030047784 | Matsumoto et al. | Mar 2003 | A1 |
| 20030057487 | Yamada et al. | Mar 2003 | A1 |
| 20030057490 | Nagano et al. | Mar 2003 | A1 |
| 20030102497 | Fried et al. | Jun 2003 | A1 |
| 20030112659 | Ohsawa | Jun 2003 | A1 |
| 20030123279 | Aipperspach et al. | Jul 2003 | A1 |
| 20030146474 | Ker et al. | Aug 2003 | A1 |
| 20030146488 | Nagano et al. | Aug 2003 | A1 |
| 20030151112 | Yamada et al. | Aug 2003 | A1 |
| 20030231521 | Ohsawa | Dec 2003 | A1 |
| 20040021137 | Fazan et al. | Feb 2004 | A1 |
| 20040021179 | Lee | Feb 2004 | A1 |
| 20040029335 | Lee et al. | Feb 2004 | A1 |
| 20040075143 | Bae et al. | Apr 2004 | A1 |
| 20040108532 | Forbes et al. | Jun 2004 | A1 |
| 20040188714 | Scheuerlein et al. | Sep 2004 | A1 |
| 20040217420 | Yeo et al. | Nov 2004 | A1 |
| 20050001257 | Schloesser et al. | Jan 2005 | A1 |
| 20050001269 | Hayashi et al. | Jan 2005 | A1 |
| 20050017240 | Fazan | Jan 2005 | A1 |
| 20050047240 | Ikehashi et al. | Mar 2005 | A1 |
| 20050062088 | Houston | Mar 2005 | A1 |
| 20050063224 | Fazan et al. | Mar 2005 | A1 |
| 20050064659 | Willer | Mar 2005 | A1 |
| 20050105342 | Tang et al. | May 2005 | A1 |
| 20050111255 | Tang et al. | May 2005 | A1 |
| 20050121710 | Shino | Jun 2005 | A1 |
| 20050135169 | Somasekhar et al. | Jun 2005 | A1 |
| 20050141262 | Yamada et al. | Jun 2005 | A1 |
| 20050141290 | Tang et al. | Jun 2005 | A1 |
| 20050145886 | Keshavarzi et al. | Jul 2005 | A1 |
| 20050145935 | Keshavarzi et al. | Jul 2005 | A1 |
| 20050167751 | Nakajima et al. | Aug 2005 | A1 |
| 20050189576 | Ohsawa | Sep 2005 | A1 |
| 20050208716 | Takaura et al. | Sep 2005 | A1 |
| 20050226070 | Ohsawa | Oct 2005 | A1 |
| 20050232043 | Ohsawa | Oct 2005 | A1 |
| 20050242396 | Park et al. | Nov 2005 | A1 |
| 20050265107 | Tanaka | Dec 2005 | A1 |
| 20060043484 | Cabral et al. | Mar 2006 | A1 |
| 20060084247 | Liu | Apr 2006 | A1 |
| 20060091462 | Okhonin et al. | May 2006 | A1 |
| 20060098481 | Okhonin et al. | May 2006 | A1 |
| 20060126374 | Waller et al. | Jun 2006 | A1 |
| 20060131650 | Okhonin et al. | Jun 2006 | A1 |
| 20060223302 | Chang et al. | Oct 2006 | A1 |
| 20070008811 | Keeth et al. | Jan 2007 | A1 |
| 20070023833 | Okhonin et al. | Feb 2007 | A1 |
| 20070045709 | Yang | Mar 2007 | A1 |
| 20070058427 | Okhonin et al. | Mar 2007 | A1 |
| 20070064489 | Bauser | Mar 2007 | A1 |
| 20070085140 | Bassin | Apr 2007 | A1 |
| 20070097751 | Popoff et al. | May 2007 | A1 |
| 20070114599 | Hshieh | May 2007 | A1 |
| 20070133330 | Ohsawa | Jun 2007 | A1 |
| 20070138524 | Kim et al. | Jun 2007 | A1 |
| 20070138530 | Okhonin et al. | Jun 2007 | A1 |
| 20070187751 | Hu et al. | Aug 2007 | A1 |
| 20070187775 | Okhonin et al. | Aug 2007 | A1 |
| 20070200176 | Kammler et al. | Aug 2007 | A1 |
| 20070252205 | Hoentschel et al. | Nov 2007 | A1 |
| 20070263466 | Morishita et al. | Nov 2007 | A1 |
| 20070278578 | Yoshida | Dec 2007 | A1 |
| 20080049486 | Gruening-von Schwerin | Feb 2008 | A1 |
| 20080062793 | Waller et al. | Mar 2008 | A1 |
| 20080083949 | Zhu et al. | Apr 2008 | A1 |
| 20080099808 | Burnett et al. | May 2008 | A1 |
| 20080130379 | Ohsawa | Jun 2008 | A1 |
| 20080133849 | Demi et al. | Jun 2008 | A1 |
| 20080165577 | Fazan et al. | Jul 2008 | A1 |
| 20080253179 | Slesazeck | Oct 2008 | A1 |
| 20080258206 | Hofmann | Oct 2008 | A1 |
| 20090086535 | Ferrant et al. | Apr 2009 | A1 |
| 20090121269 | Caillat et al. | May 2009 | A1 |
| 20090127592 | El-Kareh et al. | May 2009 | A1 |
| 20090201723 | Okhonin et al. | Aug 2009 | A1 |
| 20100085813 | Shino | Apr 2010 | A1 |
| 20100091586 | Carman | Apr 2010 | A1 |
| 20100110816 | Nautiyal et al. | May 2010 | A1 |
| Number | Date | Country |
|---|---|---|
| 272437 | Jul 1927 | CA |
| 0 030 856 | Jun 1981 | EP |
| 0 350 057 | Jan 1990 | EP |
| 0 354 348 | Feb 1990 | EP |
| 0 202 515 | Mar 1991 | EP |
| 0 207 619 | Aug 1991 | EP |
| 0 175 378 | Nov 1991 | EP |
| 0 253 631 | Apr 1992 | EP |
| 0 513 923 | Nov 1992 | EP |
| 0 300 157 | May 1993 | EP |
| 0 564 204 | Oct 1993 | EP |
| 0 579 566 | Jan 1994 | EP |
| 0 362 961 | Feb 1994 | EP |
| 0 599 506 | Jun 1994 | EP |
| 0 359 551 | Dec 1994 | EP |
| 0 366 882 | May 1995 | EP |
| 0 465 961 | Aug 1995 | EP |
| 0 694 977 | Jan 1996 | EP |
| 0 333 426 | Jul 1996 | EP |
| 0 727 820 | Aug 1996 | EP |
| 0 739 097 | Oct 1996 | EP |
| 0 245 515 | Apr 1997 | EP |
| 0 788 165 | Aug 1997 | EP |
| 0 801 427 | Oct 1997 | EP |
| 0 510 607 | Feb 1998 | EP |
| 0 537 677 | Aug 1998 | EP |
| 0 858 109 | Aug 1998 | EP |
| 0 860 878 | Aug 1998 | EP |
| 0 869 511 | Oct 1998 | EP |
| 0 878 804 | Nov 1998 | EP |
| 0 920 059 | Jun 1999 | EP |
| 0 924 766 | Jun 1999 | EP |
| 0 642 173 | Jul 1999 | EP |
| 0 727 822 | Aug 1999 | EP |
| 0 933 820 | Aug 1999 | EP |
| 0 951 072 | Oct 1999 | EP |
| 0 971 360 | Jan 2000 | EP |
| 0 980 101 | Feb 2000 | EP |
| 0 601 590 | Apr 2000 | EP |
| 0 993 037 | Apr 2000 | EP |
| 0 836 194 | May 2000 | EP |
| 0 599 388 | Aug 2000 | EP |
| 0 689 252 | Aug 2000 | EP |
| 0 606 758 | Sep 2000 | EP |
| 0 682 370 | Sep 2000 | EP |
| 1 073 121 | Jan 2001 | EP |
| 0 726 601 | Sep 2001 | EP |
| 0 731 972 | Nov 2001 | EP |
| 1 162 663 | Dec 2001 | EP |
| 1 162 744 | Dec 2001 | EP |
| 1 179 850 | Feb 2002 | EP |
| 1 180 799 | Feb 2002 | EP |
| 1 191 596 | Mar 2002 | EP |
| 1 204 146 | May 2002 | EP |
| 1 204 147 | May 2002 | EP |
| 1 209 747 | May 2002 | EP |
| 0 744 772 | Aug 2002 | EP |
| 1 233 454 | Aug 2002 | EP |
| 0 725 402 | Sep 2002 | EP |
| 1 237 193 | Sep 2002 | EP |
| 1 241 708 | Sep 2002 | EP |
| 1 253 634 | Oct 2002 | EP |
| 0 844 671 | Nov 2002 | EP |
| 1 280 205 | Jan 2003 | EP |
| 1 288 955 | Mar 2003 | EP |
| 2 197 494 | Mar 1974 | FR |
| 1 414 228 | Nov 1975 | GB |
| H04-176163 | Jun 1922 | JP |
| S62-007149 | Jan 1987 | JP |
| S62-272561 | Nov 1987 | JP |
| 02-294076 | Dec 1990 | JP |
| 03-171768 | Jul 1991 | JP |
| 05-347419 | Dec 1993 | JP |
| 08-213624 | Aug 1996 | JP |
| H08-213624 | Aug 1996 | JP |
| 08-274277 | Oct 1996 | JP |
| H08-316337 | Nov 1996 | JP |
| 09-046688 | Feb 1997 | JP |
| 09-082912 | Mar 1997 | JP |
| 10-242470 | Sep 1998 | JP |
| 11-087649 | Mar 1999 | JP |
| 2000-247735 | Aug 2000 | JP |
| 12-274221 | Sep 2000 | JP |
| 12-389106 | Dec 2000 | JP |
| 13-180633 | Jun 2001 | JP |
| 2002-009081 | Jan 2002 | JP |
| 2002-083945 | Mar 2002 | JP |
| 2002-094027 | Mar 2002 | JP |
| 2002-176154 | Jun 2002 | JP |
| 2002-246571 | Aug 2002 | JP |
| 2002-329795 | Nov 2002 | JP |
| 2002-343886 | Nov 2002 | JP |
| 2002-353080 | Dec 2002 | JP |
| 2003-031693 | Jan 2003 | JP |
| 2003-68877 | Mar 2003 | JP |
| 2003-086712 | Mar 2003 | JP |
| 2003-100641 | Apr 2003 | JP |
| 2003-100900 | Apr 2003 | JP |
| 2003-132682 | May 2003 | JP |
| 2003-203967 | Jul 2003 | JP |
| 2003-243528 | Aug 2003 | JP |
| 2004-335553 | Nov 2004 | JP |
| WO 0124268 | Apr 2001 | WO |
| WO 2005008778 | Jan 2005 | WO |
| Number | Date | Country | |
|---|---|---|---|
| 20110058436 A1 | Mar 2011 | US |
| Number | Date | Country | |
|---|---|---|---|
| 61239999 | Sep 2009 | US |