Claims
- 1. An integrated circuit chip comprising:
a filter having an first inductor with an internal resistance; a second inductor with the same internal resistance as the first inductor; means connected in series with the first inductor for generating a resistance that varies inversely with temperature to compensate for changes in the internal resistance of, the first inductor; and means for inserting the generated resistance in series with the internal resistance of the second inductor to compensate for changes in the internal resistance of the second inductor.
- 2. The integrated circuit chip of claim 1, in which the generating means comprises a CMOS transistor having a source and a drain connected in series with the first inductor; a differential amplifier having an output connected to the gate of the CMOS transistor, one input connected by the first inductor to the drain of the CMOS transistor, and another input connected by a resistor to the source of the CMOS transistor; and current sources connected to each of the inputs of the CMOS transistor to form a feedback loop that drives the gate of the CMOS transistor to offset changes in the internal resistance of the first inductor by a change in the resistance between the source and drain of the CMOS transistor.
- 3. The integrated circuit chip of claim 2, in which the inserting means comprises a CMOS transistor having a source and a drain connected in series with the second inductor and a gate connected to the gate of the CMOS transistor of the generating means to offset changes in the internal resistance of the second inductor by replicating the change in the resistance between the source and drain of the CMOS transistor of the generating means.
- 4. The integrated circuit chip of claim 3, additionally comprising means for sensing the internal resistance of the first inductor and means responsive to the sensing means for impressing across the first inductor a negative resistance equal to the sensed internal resistance.
- 5. The integrated circuit chip of claim 4, in which the first inductor has first and second end terminals and the sensing means comprises a transconductance amplifier having positive and negative inputs and having positive and negative outputs, and the impressing means comprises means for connecting the positive input and the negative output to the first end terminal and means for connecting the negative input and the positive output to the second end terminal.
- 6. The integrated circuit chip of claim 5, in which the filter has a capacitor connected in parallel with the first inductor.
- 7. An inductor Q compensation circuit comprising:
a multi-track spiral inductor filter element; and a compensation circuit that compensates for variations in multitrack spiral inductor Q over temperature.
- 8. An inductor Q compensation circuit comprising:
an inverse resistance device providing a resistance that decreases with increasing temperature; a spiral inductor coupled in series with the inverse resistance device; and a control circuit means for causing the resistance of the inverse resistance device to decrease in proportion to the increase in resistance of the spiral inductor.
- 9. The inductor Q compensation circuit of claim 8 wherein the inverse resistance device is a PMOS transistor.
- 10. The inductor Q compensation circuit of claim 8 wherein the spiral inductor is a multi track inductor.
- 11. An inductor Q compensation circuit comprising:
a first field effect transistor in series with the multi track spiral inductor filter element; a dummy multi-track inductor; a constant current and voltage circuit; and a second field effect transistor in series with the dummy multi track inductor acting as a control element to maintain a constant voltage and current in the dummy multi track inductor; whereby the Q of the multi track spiral inductor filter element is maintained at a constant value by the first field effect transistor having its gate coupled to the gate of the second field effect transistor and the constant current and voltage circuit.
- 12. The inductor Q compensation circuit of claim 10 wherein the first and second field effect transistors are PMOS devices.
- 13. The inductor Q compensation circuit of claim 10 wherein the inductors are multi track inductors.
- 14. An inductor Q compensation circuit comprising:
a transistor means for providing a resistance that decreases with increasing temperature; a spiral inductor means for providing an inductance that has a resistance that increases with temperature coupled in series with the transistor means; and a control circuit means for causing the resistance of the transistor means to decrease proportionally to the increase in resistance of the spiral inductor means.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application Nos. 60/108,459, 60/108,209, 60/108,210 filed Nov. 12, 1998; U.S. Provisional Application No. 60/117,609 filed Jan. 28, 1999; U.S. Provisional Application Nos. 60/136,115 and 60/136,116 filed May 26, 1999; U.S. Provisional Application No. 60/136,654 filed May 27, 1999; and U.S. Provisional Application No. 60/159,726 filed Oct. 15, 1999; the contents of which are hereby incorporated by reference.
Provisional Applications (8)
|
Number |
Date |
Country |
|
60108459 |
Nov 1998 |
US |
|
60108209 |
Nov 1998 |
US |
|
60108210 |
Nov 1998 |
US |
|
60117609 |
Jan 1999 |
US |
|
60136115 |
May 1999 |
US |
|
60136116 |
May 1999 |
US |
|
60136654 |
May 1999 |
US |
|
60159726 |
Oct 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09439156 |
Nov 1999 |
US |
Child |
10302917 |
Nov 2002 |
US |