This application claims the benefit of Korean Patent Application No. 10-2005-0007740, filed on Jan. 27, 2005 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to semiconductor integrated circuit (IC) devices and, more particularly, to test element group (TEG) structures having 3-dimensional static random access memory (SRAM) cell transistors.
2. Description of Related Art
Semiconductor IC devices may be fabricated using unit processes such as a photo process, an etching process, a thin film deposition process, an ion implantation process or a diffusion process. Many semiconductor IC devices include internal circuits composed of discrete devices such as transistors, capacitors and resistors. The internal circuits may include a plurality of memory cells and peripheral circuits. Electrical characteristics of the semiconductor IC devices have a close relation to characteristics of the discrete devices.
It can be difficult to directly measure the electrical characteristics of the discrete devices constituting the internal circuits. This is because terminals of the discrete devices are connected to fine interconnections and the fine interconnections are covered with an insulating layer and a passivation layer. To measure the electrical characteristics of the discrete devices, probe pins are needed. The probe pins are contacted with the fine interconnections connected to input/output terminals of the discrete devices. Input and output signals may be respectively applied and measured through the probe pins. It may be difficult to physically connect the probe pins with selected ones of the fine interconnections. In addition, the probed interconnections may be physically damaged, degrading the reliability of the semiconductor IC device. To indirectly measure the electrical characteristics of the discrete devices, various test element groups corresponding to the discrete devices may be formed on a scribe lane between the semiconductor IC devices (e.g., main chips) or on a semiconductor substrate adjacent to the internal circuits in the main chip.
Examples of test element groups are disclosed in U.S. Pat. No. 5,949,090 to Iwasa et al., entitled “MOS TEG STRUCTURE”. According to Iwasa et al., a test element group shares active regions of the IC device formed on a main surface of a semiconductor substrate, wherein the test element group is adjacent to the IC device. In this case, MOS transistors of the TEG can be formed to have the close dimensions as MOS transistors of the IC device, since the TEG is formed to be adjacent to the IC device having a high pattern density.
To improve electrical characteristics and integration density of SRAM cells, a 3-dimensional complementary metal-oxide-semiconductor (CMOS) SRAM cell has been proposed. An integration density of the SRAM device employing the 3-dimensional CMOS SRAM is improved as compared to a typical SRAM device. Furthermore, the 3-dimensional CMOS SRAM cell may exhibit characteristics that are similar to the characteristics of a full CMOS SRAM cell composed of six bulk MOS transistors formed at the single crystal semiconductor substrate.
Therefore, a need exists for a TEG structure to evaluate the characteristics of the 3-dimensional CMOS SRAM cell.
According to an embodiment of the present invention, a test element group (TEG) structure comprises a bulk MOS transistor formed at a semiconductor substrate and a first interlayer insulating layer covering the bulk MOS transistor. A lower thin film transistor is disposed on the first interlayer insulating layer, and the lower thin film transistor is covered with a second interlayer insulating layer. An upper thin film transistor is disposed on the second interlayer insulating layer, and the upper thin film transistor is covered with a third interlayer insulating layer. A first impurity region of the bulk MOS transistor, a first impurity region of the lower thin film transistor and a first impurity region of the upper thin film transistor are electrically connected to each other by a metal node plug passing through the first to third interlayer insulating layers.
The lower thin film transistor may be disposed to overlap the bulk MOS transistor, and the upper thin film transistor may be disposed to overlap the lower thin film transistor.
The lower thin film transistor and the upper thin film transistor may be single crystal thin film transistors.
The bulk MOS transistor and the upper thin film transistor may be NMOS transistors, and the lower thin film transistor may be a PMOS transistor.
The bulk MOS transistor and the lower thin film transistor may be NMOS transistors, and the upper thin film transistor may be a PMOS transistor.
A lower semiconductor node plug may be disposed in the first interlayer insulating layer, and the lower semiconductor node plug may be in contact with the first impurity region of the bulk MOS transistor and the first impurity region of the lower thin film transistor. In addition, an upper semiconductor node plug may be disposed in the second interlayer insulating layer, and the upper semiconductor node plug may be in contact with the first impurity region of the lower thin film transistor and the first impurity region of the upper thin film transistor. In this case, the metal node plug may be electrically connected to the lower semiconductor node plug and the upper semiconductor node plug in addition to the first impurity regions.
The lower semiconductor node plug and the upper semiconductor node plug may be single crystal semiconductor plugs, and the metal node plug may have ohmic contact with respect to both of a P type semiconductor and an N type semiconductor. The metal node plug is a tungsten plug.
The lower semiconductor node plug may have the same conductivity type as the first impurity region of the bulk MOS transistor.
The lower semiconductor node plug may have a different conductivity type from the first impurity region of the bulk MOS transistor.
The metal node plug and the third interlayer insulating layer may be covered with an upper interlayer insulating layer, and a plurality of pads may be disposed on the upper interlayer insulating layer. The plurality of pads may be electrically connected to terminals of the transistors through a plurality of interconnections disposed in the interlayer insulating layers, respectively. Each of the interconnections may include a conductive fuse.
According to an embodiment of the present invention, a TEG structure comprises a semiconductor substrate and a bulk MOS transistor formed at the semiconductor substrate. The bulk MOS transistor includes a first source region, a first drain region formed in the semiconductor substrate and a first gate electrode crossing over a channel region between the first source/drain regions. A first interlayer insulating layer is disposed on the substrate having the bulk MOS transistor. A lower semiconductor body is disposed on the first interlayer insulating layer, and a lower thin film transistor is disposed at the lower semiconductor body. The lower thin film transistor includes a second source region, a second drain region formed in the lower semiconductor body and a second gate electrode crossing over a channel region between the second source/drain regions. A second interlayer insulating layer is disposed on the substrate having the lower thin film transistor. An upper semiconductor body is disposed on the second interlayer insulating layer, and an upper thin film transistor is disposed at the upper semiconductor body. The upper thin film transistor includes a third source region, a third drain region formed in the upper semiconductor body and a third gate electrode crossing over a channel region between the third source/drain regions. A third interlayer insulating layer is disposed on the substrate having the upper thin film transistor. The first to third drain regions are in contact with a metal node plug passing through the first to third interlayer insulating layers.
The present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
The present invention will now be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. The invention may, however, be embodied in many different forms and should not be construed as being limited to embodiments set forth herein; rather, embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of the invention to those skilled in the art. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. Like reference numerals denote like elements throughout the specification.
Referring to
According to an embodiment of the present invention, the test element group structure 5t may be disposed on a scribe lane between the adjacent semiconductor chips 1, for example, on main chips.
Referring to
Referring to
A first interlayer insulating layer 23 is disposed on the substrate having the bulk MOS transistor. A lower semiconductor body 27 is disposed on the first interlayer insulating layer 23. A pair of second impurity regions, comprised of a second drain region 35a and a second source region 35b, are disposed in the lower semiconductor body 27. A second gate electrode 31 is disposed to cross over a channel region between the second drain region 35a and the second source region 35b. The second gate electrode 31 is insulated from the channel region by a gate insulating layer 29. A sidewall of the second gate electrode 31 may be covered with a second spacer 33. The second gate electrode 31, the second drain region 35a and the second source region 35b constitute a first thin film transistor, which is, a lower thin film transistor (Tf″ of
The first drain region 21a is exposed by a lower node contact hole 23h passing through the first interlayer insulating layer 23. The lower node contact hole 23h is filled with a lower semiconductor node plug 25. The lower semiconductor node plug 25 is in contact with a bottom surface of the lower semiconductor body 27. For example, the lower semiconductor node plug 25 may be in contact with the second drain region 35a. The lower semiconductor node plug 25 may be formed using a selective epitaxial growth technique that employs the first drain region 21a as a seed layer. In a case where the semiconductor substrate 11 is a single crystal semiconductor substrate, the lower semiconductor node plug 25 may also be a semiconductor plug having a single crystal structure.
The lower semiconductor body 27 may be an epitaxial semiconductor grown using the lower semiconductor node plug 25 as a seed layer. When the lower semiconductor node plug 25 is a single crystal semiconductor plug, the lower semiconductor body 27 may also have a single crystal structure. The lower semiconductor node plug 27 may have the same conductivity type as the first drain region 21a. Alternatively, the lower semiconductor node plug 27 may have a different conductivity type from the first drain region 21a. For example, when the first drain region 21a is an N type impurity region, the lower semiconductor node plug 25 may have an N type or a P type. According to an embodiment of the present invention, the lower semiconductor node plug 25 may be an intrinsic semiconductor plug, e.g., an undoped semiconductor plug.
A second interlayer insulating layer 37 is disposed on the substrate having the lower thin film transistor (e.g., the second gate electrode 31, the second drain region 35a and the second source region 35b). An upper semiconductor body 41 is disposed on the second interlayer insulating layer 37. A pair of third impurity regions, including a third drain region 49a and a third source region 49b, are disposed in the upper semiconductor body 41. A third gate electrode 45 is disposed to cross over a channel region between the third drain region 49a and the third source region 49b. The third gate electrode 45 is insulated from the channel region by a gate insulating layer 43. A sidewall of the third gate electrode 45 may be covered with a third spacer 47. The third gate electrode 45, the third drain region 49a and the third source region 49b constitute a second thin film transistor (Tf′ of
In a case where the lower thin film transistor is a positive-channel MOS (PMOS) transistor, the upper thin film transistor may be an NMOS transistor. Alternatively, when the lower thin film transistor is an NMOS transistor, the upper thin film transistor may be a PMOS transistor. The upper thin film transistor may be disposed to overlap with the lower thin film transistor, as shown in the plan view of
The second drain region 35a is exposed by an upper node contact hole 37h passing through the second interlayer insulating layer 37. The upper node contact hole 37h is filled with an upper semiconductor node plug 39. The upper semiconductor node plug 39 is in contact with a bottom surface of the upper semiconductor body 41. For example, the upper semiconductor node plug 39 may be in contact with the third drain region 49a. The upper semiconductor node plug 39 may be formed using a selective epitaxial growth technique that employs the second drain region 35a as a seed layer. In a case where the lower semiconductor body 27 is a single crystal semiconductor body, the upper semiconductor node plug 39 may also be a semiconductor plug having a single crystal structure.
The upper semiconductor body 41 may be an epitaxial semiconductor grown using the upper semiconductor node plug 39 as a seed layer. When the upper semiconductor node plug 39 is a single crystal semiconductor plug, the upper semiconductor body 41 may also have a single crystal structure. The upper semiconductor node plug 39 may have the same conductivity type as the second drain region 35a. Alternatively, the upper semiconductor node plug 39 may have a different conductivity type from the second drain region 35a. According to an embodiment of the present invention, the upper semiconductor node plug 39 may be an intrinsic semiconductor plug.
A third interlayer insulating layer 51 is disposed on the substrate having the upper thin film transistor (e.g., the third gate electrode 45, the third drain region 49a and the third source region 49b). In a case where the lower semiconductor node plug 25 has the same conductivity type as the first drain region 21a, at least the second and third drain regions 35a and 49a may be exposed by a metal node contact hole 51h passing through the first to third interlayer insulating layers 23, 37 and 51, and the metal node contact hole 51h may be filled with a metal node plug 53. The metal node plug 53 may be in contact with at least the second and third drain regions 35a and 49a. In a case where the lower semiconductor node plug 25 has a different conductivity type from the first drain region 21a, the metal node plug 53 extends to be in contact with the first drain region 21a. The metal node plug 53 may be in contact with the semiconductor node plugs 25 and 39 in addition to the drain regions 21a, 35a and 49a. It is preferable that the metal node plug 53 is a metal layer having ohmic contact with respect to both of a P type semiconductor and an N type semiconductor. For example, the metal node plug 53 may be a tungsten plug.
A fourth interlayer insulating layer 55 is disposed on the substrate having the third interlayer insulating layer 51 and the metal node plug 53. The metal node plug 53 is exposed by a first lower interconnection contact hole 55a passing through the fourth interlayer insulating layer 55. The second source region 35b is exposed by a second lower interconnection contact hole 55b passing through the second to fourth interlayer insulating layers 37, 51 and 55. The first source region 21b is exposed by a third lower interconnection contact hole 55c passing through the first to fourth interlayer insulating layers 23, 37, 51 and 55.
Referring to
The first to fifth lower interconnection contact holes 55a, 55b, 55c, 55d and 55e may be filled with first to fifth lower interconnection contact plugs 57a, 57b, 57c, 57d and 57e, respectively.
A fifth interlayer insulating layer 59 is disposed on the fourth interlayer insulating layer 55 and the lower interconnection contact plugs 57a, 57b, 57c, 57d and 57e. First to fifth lower interconnections 61a, 61b, 61c, 61d and 61e are disposed in the fifth interlayer insulating layer 59. The first to fifth lower interconnections 61a, 61b, 61c, 61d and 61e are electrically connected to the first to fifth lower interconnection contact plugs 57a, 57b, 57c, 57d and 57e, respectively.
A sixth interlayer insulating layer 63 is disposed on the fifth interlayer insulating layer 59 and the lower interconnections 61a, 61b, 61c, 61d and 61e. The first lower interconnection 61a is exposed by a first upper interconnection contact hole 63a passing through the sixth interlayer insulating layer 63. The third source region 49b is exposed by a second upper interconnection contact hole 63b passing through the third to sixth interlayer insulating layers 51, 55, 59 and 63. The second lower interconnection 61b is exposed by a third upper interconnection contact hole 63c passing through the sixth interlayer insulating layer 63. The third lower interconnection 61c is exposed by a fourth upper interconnection contact hole 63d passing through the sixth interlayer insulating layer 63.
Referring to
The first to seventh upper interconnection contact holes 63a, 63b, 63c, 63d, 63e, 63f and 63g are filled with first to seventh upper interconnection contact plugs 65a, 65b, 65c, 65d, 65e, 65f and 65g, respectively.
A seventh interlayer insulating layer 67 is disposed on the sixth interlayer insulating layer 63 and the upper interconnection contact plugs 65a, 65b, 65c, 65d, 65e, 65f and 65g. First to seventh upper interconnections 69a, 69b, 69c, 69d, 69e, 69f and 69g are disposed in the seventh interlayer insulating layer 67. The first to seventh upper interconnections 69a, 69b, 69c, 69d, 69e, 69f and 69g are electrically connected to the first to seventh upper interconnection contact plugs 65a, 65b, 65c, 65d, 65e, 65f and 65g, respectively. The first to seventh upper interconnections 69a, 69b, 69c, 69d, 69e, 69f and 69g may correspond to conductive fuses F1, F2, F3, F4, F5, F6 and F7 of
An eighth interlayer insulating layer 71 is disposed on the seventh interlayer insulating layer 67 and the upper interconnections 69a, 69b, 69c, 69d, 69e, 69f and 69g. First to seventh lower pads 75a, 75b, 75c, 75d, 75e, 75f and 75g are disposed on the eighth interlayer insulating layer 71. The first to seventh lower pads 75a, 75b, 75c, 75d, 75e, 75f and 75g are electrically connected to the first to seventh upper interconnections 69a, 69b, 69c, 69d, 69e, 69f and 69g through first to seventh lower pad contact plugs 73a, 73b, 73c, 73d, 73e, 73f and 73g passing through the eighth interlayer insulating layer 71, respectively.
The lower pads 75a, 75b, 75c, 75d, 75e, 75f and 75g and the eighth interlayer insulating layer 71 are covered with a ninth interlayer insulating layer 77. First to seventh upper pads 81a, 81b, 81c, 81d, 81e, 81f and 81g are disposed on the ninth interlayer insulating layer 77. The first to seventh upper pads 81a, 81b, 81c, 81d, 81e, 81f and 81g are electrically connected to the first to seventh lower pads 75a, 75b, 75c, 75d, 75e, 75f and 75g through first to seventh via contact plugs 79a, 79b, 79c, 79d, 79e, 79f and 79g passing through the ninth interlayer insulating layer 77, respectively. The fourth to ninth interlayer insulating layers 55, 59, 63, 67, 71 and 77 constitute an upper interlayer insulating layer 78.
The first upper pad 81a corresponds to a node pad electrically connected to the first to third drain regions 21a, 35a and 49a through a node interconnection (80a of
The fifth upper pad 81e corresponds to a third gate pad electrically connected to the third gate electrode 45 through a third gate interconnection (80e of
The node interconnection 80a is a multi-layered interconnection including the first upper interconnection 69a, e.g., the first fuse F1, and the third source interconnection 80b may be a multi-layered interconnection including the second upper interconnection 69b, e.g., the second fuse F2. The second source interconnection 80c is a multi-layered interconnection including the third upper interconnection 69c, e.g., the third fuse F3, and the first source interconnection 80d is a multi-layered interconnection including the fourth upper interconnection 69d, e.g., the fourth fuse F4. The third gate interconnection 80e is a multi-layered interconnection including the fifth upper interconnection 69e, e.g., the fifth fuse F5, and the second gate interconnection 80f is a multi-layered interconnection including the sixth upper interconnection 69f, e.g., the sixth fuse F6. The first gate interconnection 80g is a multi-layered interconnection including the seventh upper interconnection 69g, e.g., the seventh fuse F7.
In a case where the aforementioned test element group structure 5t is fabricated to share the pads in the main chip as shown in
According to an embodiment of the present invention, a test element group structure, which is capable of measuring electrical characteristics of transistors of a 3-dimensional SRAM cell, enables electrical data to be obtained as needed to evaluate characteristics of the 3-dimensional SRAM cell.
Number | Date | Country | Kind |
---|---|---|---|
10-2005-0007740 | Jan 2005 | KR | national |