Claims
- 1. A method for constructing a substrate wafer having a vertical thermal isolator for thermally isolating micro structures from said wafer comprising the steps of:
etching one or more trenches in said substrate wafer, said trenches defining the cross-sectional shape of said vertical thermal isolators; etching one or more access holes for each of said trenches; binding a second silicon wafer to the top of said substrate wafer, thereby covering said trenches; performing a conformal deposition of a material on the inside of said trenches through said access holes to form said vertical thermal isolator; etching away said second wafer; constructing a microstructure connected to the top of said vertical thermal isolator; and etching away a portion of said substrate wafer, thereby releasing said microstructure and forming a void between said microstructure and said substrate wafer such that said microstructure is thermally isolated from said substrate wafer by said vertical thermal isolator.
- 2. The method of claim 1 wherein said second wafer is composed of silicon and wherein said second wafer is coated with a layer of silicon dioxide.
- 3. The method of claim 1 wherein said one or more trenches are formed using a deep-RIE etcher.
- 4. The method of claim 1 wherein said one or more access holes extend through the side of said substrate wafer opposite said one or more trenches, and are created using a deep-RIE process.
- 5. The method of claim 1 wherein said vertical thermal isolators are formed by a conformal LPCVD silicon nitride deposition.
- 6. The method of claim 2 wherein said second wafer is removed using an etch media which does not measurably attack silicon nitride.
- 7. The method of claim 6 wherein said etch media is potassium hydroxide.
- 8. The method of claim 1 wherein said micro structure is a bimorph.
- 9. The method of constructing a vertical thermal isolator comprising:
providing a substrate; etching one or more trenches in said substrate; depositing a layer of material over said substrate and into said trenches; etching away portions of said deposited layer to form the tops of said vertical thermal isolators; coating said substrate with a sacrificial layer of material and etching away said portions of said sacrificial layer which cover the tops of said vertical support structures; forming a microstructure on said sacrificial layer and connected to the top of said one or more vertical thermal isolators; and etching away said sacrificial layer thereby releasing said micro structures from said substrate.
RELATED APPLICATIONS
[0001] This application is a divisional of co-pending U.S. application Ser. No. 09/628,201, filed on Jul. 28, 2000, entitled Thermal Isolation Using Vertical Structures.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60146696 |
Jul 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09628201 |
Jul 2000 |
US |
Child |
09682894 |
Oct 2001 |
US |