The following description relates to a thin film pattern array capable of improving reliability and a method of manufacturing the same.
Generally, mobile devices, display devices, semiconductor devices, and switching devices, etc. include a plurality of thin film patterns, and the thin film patterns are formed by a photolithography process and an etching process.
A thin film pattern array includes a lower thin film pattern formed on a substrate and an insulating layer formed on the lower thin film pattern using a deposition method, etc. such as plasma-enhanced chemical vapor deposition (PE-CVD). An upper thin film pattern which is electrically insulated from the lower thin film pattern is formed on the insulating layer. The lower and upper thin film patterns are formed by the photolithography process and the etching process. Here, an end portion of each of the thin film patterns has a nearly vertical taper angle. As a result, the insulating layer formed around the end portion of each of the thin film patterns also has the nearly vertical taper angle close. When forming the upper thin film pattern on the structure described above, the width of the upper thin film pattern becomes thin or the upper thin film pattern is cut where a step difference is generated. When the width of the thin film pattern becomes too thin, resistance becomes locally increased, and heating occurs which causes complications. Further, if the upper thin film pattern is cut another complication can occur when the electrical signal becomes abnormally transmitted. Additionally, when the insulating layer is cut, a short-circuit complication occurs due to the lower thin film pattern and the upper thin film pattern coming into contact with each other.
In order to solve these complications, various conventional methods have been proposed. First, a method of forming the taper angle by controlling the material property, composition ratio, temperature, etc. of an etchant (or gas) has been proposed. However, it is difficult to form a specific taper angle since the method is sensitive to changes of a material, a deposition method, a thickness, etc. of the thin film.
Next, a method using an adhesion property of a thin film and photoresist has been proposed. However, it is difficult to perform a normal process due to a low adhesion property of the photoresist.
An aspect of the present invention is aimed towards providing a thin film array capable of creating a uniform width of the thin film by minimizing a step difference generated in a stack structure of thin film patterns and preventing a short-circuit between thin films and a method of manufacturing the same.
Another aspect of the present invention provides a thin film pattern array including: a lower thin film pattern located on a substrate, an upper thin film pattern located above the lower thin film pattern, and a step difference alleviation pattern located between the lower thin film pattern and the upper thin film pattern that has a gradual taper angle to alleviate a possible step difference between the lower thin film pattern and the upper thin film pattern.
The step difference alleviation pattern may include a horizontal portion overlapping with the lower thin film pattern, an inclined portion connected to the horizontal portion which extends in the outside direction of the lower thin film pattern, and an edge portion connected to the inclined portion in contact with the substrate.
The thin film pattern array may further include an insulating layer located between the lower thin film pattern and the step difference alleviation pattern which electrically separates the lower thin film pattern and the upper thin film pattern. An insulating layer may also be formed to cover the lower thin film pattern and the step difference alleviation pattern.
The step difference alleviation pattern may include an anti-reflection material or an adhesive material.
The step difference alleviation pattern may include at least one of silicon nitride (SiNx) and silicon oxide (SiO2).
Another aspect of the present invention provides a method of manufacturing a thin film pattern array including: a process of sequentially forming a first thin film and a second thin film on a substrate, a process of forming a step difference alleviation pattern by patterning the second thin film; and a process of forming a lower thin film pattern covered by the step difference alleviation pattern by patterning the first thin film.
The process where the lower thin film pattern is formed may include a phase of forming the lower thin film pattern having a line width smaller than the line width of the step difference alleviation pattern by selectively and excessively etching the first thin film.
The process of forming the step difference alleviation pattern may include: a step of forming a photoresist pattern on the second thin film by a photolithography process and a process of removing a portion which does not overlap with the photoresist pattern in the second thin film using the photoresist pattern as a mask.
The method of manufacturing the thin film pattern array may further include: a process of forming an insulating layer on the step difference alleviation pattern and a process of forming an upper thin film pattern located on the insulating layer and electrically separated from the lower thin film pattern.
The method of manufacturing the thin film pattern array may further include: a process of forming an upper thin film pattern located on the step difference alleviation pattern and electrically connected to the lower thin film pattern.
The step difference alleviation pattern may include a horizontal portion overlapping with the lower thin film pattern, an inclined portion connected to the horizontal portion that extends in the outside direction of the lower thin film pattern, and an edge portion connected to the substrate and in contact with the substrate.
As described above, an aspect of the present invention can create thin films with uniform width by forming a step difference alleviation pattern capable of alleviating a step difference between the thin films which are stacked in order to prevent a short-circuit between the thin films.
Going forward, embodiments of the present invention will be described in detail with reference to the accompanying drawings. When including reference numerals for the components shown in each drawing, the same reference numeral is used for the same component even when the same component is shown in another drawing.
The thin film pattern array shown in
As a result, the insulating layer 140 located on step difference alleviation pattern 120 does not have an abrupt step difference and the upper thin film pattern 150 formed on the insulating layer 140 may be also formed to have a uniform thickness without the abrupt step difference. Consequently, a heating problem due to the resistance generated by the step difference does not occur; and the electrical signal is also transmitted normally since the upper thin film pattern 150 is not cut and is formed normally thus, the reliability of the thin film pattern array is improved.
From this point, a method of manufacturing the thin film array shown in
Referring to
Meanwhile, the anti-reflection material may be included in order to prevent the unnecessary reflection when performing the photolithography process on a lower segment of the first thin film 103a, and the adhesive material may be included in order to improve the adhesion force (not shown in the drawing).
Additionally, the material of the second thin film 120a may be formed by way of an inorganic insulating material such as silicon nitride (SiNx), silicon oxide (SiO2), etc. using the deposition method such as a plasma-enhanced chemical vapor deposition (PE-CVD). The substrate 101 may be a glass substrate, an aluminum oxide substrate, a polymer-based substrate, etc. as well as a silicon wafer substrate. The material of the first thin film 103a may be aluminum, copper, titanium, chrome, molybdenum, indium tin oxide (ITO), tin oxide (TO), or indium zinc oxide (IZO).
Referring to
Referring to
Referring to
Referring to
Referring to
Because the method of manufacturing the thin film pattern array shown in
The thin film pattern array shown in
The method of manufacturing the thin film pattern array shown in
A thin film transistor 200 shown in
The step difference alleviation pattern 120 for alleviating the step difference is located between the upper surface of the gate electrode 230 and the upper surface of the substrate 210 in the thin film transistor 200 and has the structure as is described above. The step difference alleviation pattern 120 includes the horizontal segment 122 overlapping with the gate electrode 230 and the alleviation segment 124 extended from the horizontal segment 122 that has the gradual taper angle. Further, the alleviation segment 124 includes the inclined segment 124a connected to the horizontal segment 122 which has the gradual slope. Also, the edge segment 124b is connected to the inclined segment 124a and is directly in contact with the substrate 101. The structure of the step difference alleviation pattern 120 having the structure is practically the same as that of the step difference alleviation pattern 120 shown in
As the step difference alleviation pattern 120 alleviates the abrupt step difference formed by the gate electrode 230, various thin film patterns constituting the thin film transistor 200 such as the gate insulating film 220, the semiconductor pattern 240, the source electrode 252, and the drain electrode 254, etc. sequentially formed on the gate electrode 230 may have uniform widths. As a result, a heat problem due to the resistance generated by the step difference does not occur and the thin film transistor may be made routinely since the electrical signals are transmitted consistently between the thin film patterns.
The thin film pattern array according to an embodiment of the present invention is not limited to the thin film transistor and may be applied to any technology to which the stack structure between the thin films is applied.
While the present invention is described with reference to the above-described embodiments, it will be apparent to those skilled in the art that various modifications can be made to the above-described embodiments of the present invention without departing from the spirit or scope of the invention and all such modifications and changes are included in the scope of the appended claims and their equivalents.
| Number | Date | Country | Kind |
|---|---|---|---|
| 10-2013-0081351 | Jul 2013 | KR | national |
| Filing Document | Filing Date | Country | Kind |
|---|---|---|---|
| PCT/KR2013/007839 | 8/30/2013 | WO | 00 |
| Publishing Document | Publishing Date | Country | Kind |
|---|---|---|---|
| WO2015/005527 | 1/15/2015 | WO | A |
| Number | Name | Date | Kind |
|---|---|---|---|
| 5723371 | Seo et al. | Mar 1998 | A |
| 5825050 | Hirakawa | Oct 1998 | A |
| Number | Date | Country |
|---|---|---|
| S632353 | Jan 1988 | JP |
| H0529450 | Feb 1993 | JP |
| 2005-217115 | Aug 2005 | JP |
| 2007-142382 | Jun 2007 | JP |
| 10-1991-0007512 | Sep 1991 | KR |
| 10-1992-0017226 | Sep 1992 | KR |
| 10-1994-0025032 | Nov 1994 | KR |
| 10-1998-0010558 | Apr 1998 | KR |
| 10-2000-0002799 | Jan 2000 | KR |
| 10-2010-0005723 | Jan 2010 | KR |
| Number | Date | Country | |
|---|---|---|---|
| 20160141185 A1 | May 2016 | US |