This application claims the priority benefit of China application serial no. 201711304674.0, filed on Dec. 11, 2017. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The invention relates to a thin film transistor (TFT) and a method of fabricating the same, and more particularly, to a top-gate thin film transistor and a method of fabricating the same.
The current development of liquid crystal display technology has become quite mature, and the focus of the competition among each display companies concentrates more and more on improving the quality and reducing the cost. Photolithography is an essential process in fabricating a thin film transistor. When performing an exposure, to make the patterns of each layer on the desired relative positions, an alignment mark is often disposed on a side of the substrate to guarantee the precision of alignment.
However, the alignment mark as well as the gate or the source/drain of the thin film transistor are formed by the same patterned metal layer, in a subsequent process of fabricating the thin film transistor (such as a heat treatment process), the alignment mark is easily affected and thereby causes an offset of the relative position of the gate or the source/drain of the thin film transistor, which results in the problem of poor alignment.
Therefore, how to improve the precision of alignment in the process of fabricating the thin film transistor so that the thin film transistor has an excellent quality is an issue that needs to be addressed.
The invention provides a thin film transistor and a method of fabricating the same, wherein the precision of alignment in the process of fabricating the thin film transistor is improved such that the thin film transistor has an excellent quality.
An embodiment of the invention provides a thin film transistor including a channel layer, a source, a drain, an insulating layer and a gate. The channel layer is disposed on a substrate. The source and the drain are disposed separately on the channel layer. The insulating layer covers the source, the drain and the channel layer. The gate is disposed on the insulating layer, wherein two opposite sidewalls of the channel layer are respectively aligned to a sidewall of the source distant to the drain and a sidewall of the drain distant to the source.
According to an embodiment of the invention, the thin film transistor further includes an alignment mark disposed on the substrate and separate from the channel layer.
According to an embodiment of the invention, the alignment mark includes a conductive layer and a semiconductor layer. The semiconductor layer is disposed between the substrate and the conductive layer.
According to an embodiment of the invention, the semiconductor layer and the channel layer are formed by the same patterned semiconductor layer.
According to an embodiment of the invention, the conductive layer, the source and the drain are formed by the same patterned conductive layer.
An embodiment of the invention further provides a fabricating method of a thin film transistor, and the fabricating method includes the following steps. A channel material layer is formed on a substrate. A conductive material layer is covered on the channel material layer to form a stacked layer on the substrate. A portion of the stacked layer is removed to form an alignment mark and a patterned stacked layer separate from each other, wherein the patterned stacked layer includes a channel layer and a conductive layer formed on the channel layer. The conductive layer is patterned to form a source and a drain separate from each other, wherein the source and the drain expose a portion of the channel layer. An insulating layer is covered on the source, the drain and the channel layer. A gate is formed on the insulating layer.
According to an embodiment of the invention, before covering the conductive material layer on the channel material layer, an annealing process is performed to the channel material layer.
According to one embodiment of the invention, a method of forming the alignment mark and the patterned stacked layer separate from each other includes the following steps. A patterned photoresist layer is formed on the stacked layer, wherein the patterned photoresist layer exposes a portion of the stacked layer. The portion of the stacked layer exposed by the patterned photoresist layer is removed to form the alignment mark and the patterned stacked layer.
According to one embodiment of the invention, the first patterned photoresist layer has a first portion and a second portion, a thickness of the first portion is greater than a thickness of the second portion, and before patterning the conductive layer, the second portion of the patterned photoresist layer is removed to expose a portion of the conductive layer.
According to one embodiment of the invention, a method of forming the patterned photoresist layer includes following steps. A photoresist layer is formed on the stacked layer and a photolithography process is performed to the photoresist layer with a half tone mask (HTM) to form a patterned photoresist layer having a first portion and a second portion.
Based on the above, in the thin film transistor and the method of fabricating the same according to the above embodiments, the alignment mark and the patterned stacked layer are formed simultaneously by removing a portion of the stacked layer constituted of the channel material layer and the conductive material layer. As such, the alignment mark as well as the channel layer and conductive layer (may subsequently form a source and a drain separate from each other by another patterning process) in the patterned stacked layer are free from the problem of alignment offset; also, when performing other treatment to the channel material layer or the conductive material layer, the alignment mark remains unaffected, so the problem of poor alignment does not occur. As such, the thin film transistor has an excellent quality.
To make the aforementioned and other features and advantages of the invention more comprehensible, several embodiments accompanied with figures are described in detail below.
The accompanying drawings are included to provide a further understanding of the embodiment, and are incorporated in and constitute a portion of this specification. The drawings illustrate embodiments and, together with the description, serve to explain the principles of the embodiment.
Descriptions of the invention are given with reference to the exemplary embodiments illustrated by the figures. Wherever possible, the same reference numerals are used in the figures and the description to refer to the same or similar parts.
The accompanying drawings are included to provide a further understanding of the invention. Nevertheless, the invention may be embodied in many different forms and should not be construed as being limited to the embodiments set forth in the specification. A thickness of a layer and a thickness of a region may be enlarged in the drawings for the sake of clarity. The reference numerals and portion of the contents of the previous embodiment are used in the following embodiments, in which identical reference numerals indicate identical or similar components, and repeated description of the same technical contents is omitted. Please refer to the description of the previous embodiment for the omitted contents, which will not be repeated hereinafter.
Referring to
Next, an annealing process H may be performed to the channel material layer 102 optionally to improve the crystallinity of the channel material layer 102, such that in a subsequent patterning process forming a source and a drain, a channel layer (formed by patterning the channel material layer 102) has an excellent durability to an etchant used in a wet etching process. The etchant is, for example, an aluminum acid etchant, a PAN etchant or a combination thereof. In some embodiments, the PAN etchant includes phosphoric acid, acetic acid and, nitric acid. In some embodiments, the annealing process H is under a temperature of 400° C. It should be noted that, if a temperature of the annealing process H is insufficient, the crystallinity of the channel material layer may not be improved. In some embodiments, other suitable process may be further performed to the channel material layer 102 optionally.
Referring to
Next, a patterned photoresist layer 110 is formed on the stacked layer 108, wherein the patterned photoresist layer 110 exposes a portion of the stacked layer 108 (i.e. the conductive material layer 106 in the stacked layer 108). In this embodiment, a photolithography process may be performed to a photoresist layer (not illustrated) formed on the stacked layer 108 by a half tone mask (HTM), such that the formed patterned photoresist layer 110 has a first portion 110A and a second portion 110B, and the conductive material layer 106 may be exposed. In some embodiments, in addition to covering where an alignment mark, the source and the drain are to be formed, the first portion 110A of the patterned photoresist layer 110 further covers where a source line is to be formed, and the second portion 110B of the patterned photoresist layer 110 covers the place between where the source and the drain are to be formed. In some embodiments, a thickness of the first portion 110A is greater than a thickness of the second portion 110B.
Referring to both
Referring to both
Referring to
Next, after the conductive layer 114 exposed by the patterned photoresist layer 112 is removed (i.e. after the patterned conductive layer 114 is removed), the patterned photoresist layer 112 may be removed by an ashing process. In some embodiments, the channel layer CH exposed by the source S and the drain D is located therebetween. In some embodiments, the conductive layer 120 of the alignment mark AM, the source S and the drain D are formed by the same patterned conductive layer. In some embodiments, the source S and the source line SL are formed by the same patterned conductive layer.
Referring to both
Next, a gate G and a gate line GL connected to the gate G are formed on the insulating layer GI, wherein the gate G, the insulating layer GI, the source S, the drain D and the channel layer CH constitute a thin film transistor TFT. A material of the gate G may be a conductive material, such as a metal, a metal oxide, a metal nitride and a combination thereof. For example, the gate G may be molybdenum (Mo), aluminum (Al), titanium (Ti) or a combination thereof. In some embodiments, a method of forming the gate G and the gate line GL may be forming a conductive layer (not illustrated) on the insulating layer GI by sputtering, and then patterning the conductive layer to form the gate G and the gate line GL. In some embodiments, the gate G and the gate line GL are formed by the same patterned conductive layer.
Referring to both
Following with reference to
Referring to both
In sum of the above, in the thin film transistor and a method of fabricating the same as provided in the above embodiments, the alignment mark and the patterned stacked layer are formed simultaneously by removing a portion of the stacked layer constituted of the channel material layer and the conductive material layer. As such, the alignment mark as well as the channel layer and conductive layer (may subsequently form a source and a drain separate from each other by another patterning process) in the patterned stacked layer are free from the problem of alignment offset; also, when performing other treatment to the channel material layer or the conductive material layer, the alignment mark remains unaffected, so the problem of poor alignment does not occur. As such, the thin film transistor has an excellent quality.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
201711304674.0 | Dec 2017 | CN | national |