Claims
- 1. A semiconductor device comprising:
- a semiconductor substrate having a major surface;
- a buried insulating layer being provided in said semiconductor substrate in a position separated from said major surface;
- a LOCOS isolation film being provided in said major surface of said semiconductor substrate for isolating an active region from other active regions; and
- a thin-film transistor being provided in said active region,
- said thin-film transistor including a gate electrode being provided on said active region with interposition of a gate insulating layer, and a pair of source/drain layers being provided in said major surface of said semiconductor substrate on both sides of said gate electrode,
- said semiconductor device further comprising a high-concentration impurity layer being provided in said semiconductor substrate immediately under said buried insulating layer, wherein said high-concentration impurity layer is formed only under a boundary portion between said LOCOS isolation film and said active region.
- 2. The semiconductor device in accordance with claim 1, wherein said thin-film transistor includes a planar transistor.
- 3. The semiconductor device in accordance with claim 1, wherein said thin-film transistor includes a mesa transistor.
- 4. The semiconductor device in accordance with claim 1, wherein said source/drain layers and said high-concentration impurity layer are of the same conductivity type.
- 5. A method of fabricating a semiconductor device, for forming a transistor on an SOI substrate, said method comprising the steps of:
- forming a buried insulating layer in a semiconductor substrate in a position separated from a major surface of said semiconductor substrate;
- forming a high-concentration impurity layer in said semiconductor substrate immediately under said buried insulating layer;
- forming a LOCOS oxide film in said major surface of said semiconductor substrate for isolating an active region from other active regions;
- forming a gate electrode on said active region with interposition of a gate insulating film; and
- forming a pair of source/drain layers in a major surface of said active region on both sides of said gate electrode, wherein said high-concentration impurity layer is formed only in a portion under a boundary portion between said LOCOS oxide film and said active region.
- 6. The method of fabricating a semiconductor device in accordance with claim 5, wherein said transistor includes a planar transistor.
- 7. The method of fabricating a semiconductor device in accordance with claim 5, wherein said transistor includes a mesa transistor.
- 8. The method of fabricating a semiconductor device in accordance with claim 5, being carried out while rendering said high-concentration impurity layer and said source/drain layers of the same conductivity type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-319684 |
Dec 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/576,352 filed Dec. 21, 1995, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (6)
Number |
Date |
Country |
63-5559 |
Jan 1988 |
JPX |
2-144969 |
Jun 1990 |
JPX |
3-129764 |
Jun 1991 |
JPX |
4-6106 |
Feb 1992 |
JPX |
4-250633 |
Sep 1992 |
JPX |
6-45344 |
Feb 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
A.H. Hamdel et al, Novel SOI CMOS Design Using Ultra Thin Near Intrinsic Substrate, IEDM82, pp. 107-110. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
576352 |
Dec 1995 |
|