Claims
- 1. A thin film transistor, consisting ofa substrate composed of low-temperature plastic, said low-temperature plastic substrate being not capable of withstanding sustained processing temperatures greater than about 250° C. an insulating layer of SiO2 on the plastic, a layer of silicon on the insulating SiO2 layer, said layer of silicon being composed of sections of doped silicon and undoped silicon, said layer of silicon including sections of poly-silicon, a gate dielectric layer of SiO2 on at least a section of the layer of silicon, a layer of gate metal on at least a section of the gate dielectric layer of SiO2, a layer of oxide on sections of said layer of silicon and said layer of gate metal, and metal contacts on sections of said layer of silicon and said layer of gate metal, defining source, gate, and drain contacts and interconnects.
- 2. The thin film transistor of claim 1, wherein said undoped silicon is poly-silicon or amorphous silicon.
- 3. The thin film transistor of claim 1, wherein said low-temperature plastic is selected from the group consisting of PET, E-CTFE, E-TFE, PES, PTFE, FEP, and HDPE.
- 4. The thin film transistor of claim 1, wherein said layer of gate metal is selected from the group consisting of Al, Cu, Mo, Cr, Ta, W, Ni, Ti, Si, Ti—Si, Al—Si, Al—Cu, Ti—Al, and silicides.
- 5. The thin film transistor of claim 1, wherein said metal contacts are composed of metal selected from the group consisting of Al, Cu, Mo, Cr, Ta, W, Ni, Ti, Ti—Si, Al—Si, Al—Cu, Ti—Al, and suicides.
- 6. The thin film transistor of claim 1, wherein said sections of doped silicon comprise a dopant selected from the group consisting of phosphorous, boron, and arsenic [PF5, BF3, B2H6, and AsF5].
- 7. A silicon based thin film transistor, consisting of:a substrate composed of plastic incapable of withstanding processing temperatures greater than 250° C., an insulating layer on the plastic substrate, a layer of silicon on the insulating layer, said layer of silicon including sections of doped silicon, undoped silicon, and poly-silicon, a gate dielectric layer on at least a section of the layer of silicon, a layer of gate metal on at least a section of the gate dielectric layer, a layer of oxide on sections of said layer of silicon and said layer of gate metal, and metal contacts on sections of said layer of silicon and said layer of gate metal defining source, gate, and drain contacts, and interconnects.
- 8. The thin film transistor of claim 7, wherein said undoped silicon is selected from the group of poly-silicon and amorphous silicon.
- 9. The thin film transistor of claim 7, wherein said insulating layer is composed of material selected from the group consisting of SiO2, SiN, and polyamide.
- 10. The thin film transistor of claim 7, wherein said gate dielectric layer is composed of material selected from the group consisting of SiO2, SiN, and polyamide.
- 11. The thin film transistor of claim 7, wherein said layer of gate metal is composed of metal selected from the group consisting of Al, Cu, Mo, Cr, Ta, W, Ni, Ti, Si, Ti—Si, Al—Si, Al—Cu, Ti—Al, and silicides.
- 12. The thin film transistor of claim 7, wherein said metal contacts are composed of metal selected from the group consisting of Al, Cu, Mo, Cr, Ta, W, Ni, Ti, Ti—Si, Al—Si, Al—Cu, Ti—Al, and silicides.
- 13. The thin film transistor of claim 7, wherein said plastic substrate is composed of material selected from the group consisting of PET, E-CTFE, E-TFE, PES, PTFE, FEP, and HDPE.
Parent Case Info
This is a division of application Ser. No. 08,611,318 filed Mar. 5, 1996 U.S. Pat. No. 5,817,550.
Government Interests
The United States Government has rights in this invention pursuant to Contract No. W-7405-ENG-48 between the United States Department of Energy and the University of California for the operation of Lawrence Livermore National Laboratory.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5346850 |
Kaschmitter et al. |
Sep 1994 |
A |
5523587 |
Kwo |
Jun 1996 |
A |