Claims
- 1. A method of forming an integrated circuit, comprising the steps of:
- providing a substrate having a material structure including a subcollector layer adjacent said substrate, a collector layer adjacent said subcollector layer, a base layer adjacent said collector layer, and a emitter layer adjacent said base layer, said substrate having a top surface and a bottom surface;
- forming at least one transistor at said bottom surface, said transistor having a first terminal contact on said subcollector layer in a recess at said top surface and accessible from said top surface;
- forming a second terminal contact accessible from said bottom surface;
- forming said first terminal contact to be substantially vertically aligned with said second terminal contact; and
- attaching said second terminal to a heatsink.
- 2. The method of claim 1, further comprising the steps of forming interconnect metallization over said top surface.
- 3. The method of claim 1, further comprising forming recesses on opposite sides of said first terminal contact by removing portions of said subcollector layer.
- 4. The method of claim 3, further comprising the step of forming third terminal contacts at said bottom surface, said recesses being substantially aligned with said third terminal contacts along a plane perpendicular to said substrate.
- 5. The method of claim 1, further comprising ion implanting regions in said subcollector layer and said collector layer on opposite sides of said first terminal contact to render said regions semi-insulating.
- 6. The method of claim 5, further comprising the step of forming third terminal contacts at said bottom surface, said ion-implanted regions being substantially aligned with said third terminal contacts along a plane perpendicular to said substrate.
RELATED APPLICATIONS
This is a divisional of application Ser. No. 08/339,043, filed Nov. 14, 1994.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
339043 |
Nov 1994 |
|