Claims
- 1. A method of fabricating a semiconductor device which comprises the steps of:(a) providing a substrate having a first region thereover of electrically conductive material, a dielectric first sidewall spacer on said first region of electrically conductive material; (b) forming a second sidewall spacer over said first sidewall spacer extending to said substrate from a material which is selectively removable relative to said first sidewall spacer; (c) forming a second electrically conductive region contacting said second sidewall spacer and spaced from said substrate; (d) selectively removing said second sidewall spacer relative to said first sidewall spacer to form an opening extending between said substrate and said second electrically conductive region; and (e) filling said opening with electrically conductive material to electrically couple said second electrically conductive region to said substrate.
- 2. The method of claim 1 further including the step of providing in step (a) a dielectric layer between said first region of electrically conductive material and said substrate.
- 3. The method of claim 1 further including the step of implantation source/drain regions into said substrate prior to step (e) using said first sidewall spacer as a portion of the implant mask.
- 4. The method of claim 2 further including the step of implantation source/drain regions into said substrate prior to step (e) using said first sidewall spacer as a portion of the implant mask.
- 5. The method of claim 1 wherein said first region of electrically conductive material is polysilicon, said first sidewall spacer is one of silicon oxide or silicon nitride and said second sidewall spacer is the other of silicon oxide or silicon nitride.
- 6. The method of claim 2 wherein said first region of electrically conductive material is polysilicon, said first sidewall spacer is one of silicon oxide or silicon nitride and c.said second sidewall spacer is the other of silicon oxide or silicon nitride.
- 7. The method of claim 3 wherein said first region of electrically conductive material is polysilicon, said first sidewall spacer is one of silicon oxide or silicon nitride and said second sidewall spacer is the other of silicon oxide or silicon nitride.
- 8. The method of claim 4 wherein said first region of electrically conductive material is polysilicon, said first sidewall spacer is one of silicon oxide or silicon nitride and said second sidewall spacer is the other of silicon oxide or silicon nitride.
Parent Case Info
This application is a divisional of Appl. Ser. No. 09/212,136, filed Dec. 15, 1999, which claims priority from provisional Appl. Ser. No. 60/069,917, filed Dec. 17, 1997.
US Referenced Citations (11)
Non-Patent Literature Citations (1)
Entry |
“Sub-50NM Gate Length N-MOSFETs With 10 NM Phosphorus Source and Drain Junctions,” 1993 IEEE, pp. 6.2.1-6.2.4 (Mizuki Ono, Masanobu Saito, Takashi Yoshitomi, Claudio Fiegna, Tatsuya Ohguro and Hiroshi Iwai) Electronic Device, Meeting, 1993. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/069917 |
Dec 1997 |
US |