The present disclosure relates to semiconductor structures and, more particularly, to transistors with faceted, raised source/drain regions and methods of manufacture.
As semiconductor processes continue to scale downwards, e.g., shrink, the desired spacing between features (i.e., the pitch) also becomes smaller. To this end, in the smaller technology nodes it becomes ever more difficult to fabricate features due to the critical dimension (CD) scaling and process capabilities.
For example, fully depleted silicon on insulator (FDSOI) structures require certain parameters for radio frequency (RF) applications. These parameters include lower gate to source/drain capacitance, lower gate resistance and higher drive current (DC) performance/conductance. However, conventional technologies are unable to co-optimize these parameters. Generally, conventional technologies have silicidation regions which encroach too closely to the underlying buried oxide (BOX) layer, thereby increasing resistance and degrading device performance (Ron). Also, in conventional technologies, there is processing variability resulting in overlap capacitance (Coy) variability and inconsistent source/drain formation.
In an aspect of the disclosure, a structure comprises: a substrate; a gate structure on the substrate; and faceted, raised source/drain regions adjacent to the gate structure and comprising at least two different semiconductor materials.
In an aspect of the disclosure, a structure comprises: a gate structure comprising a silicided region; and a faceted, raised source/drain regions adjacent to the gate structure and comprising a stack of epitaxial semiconductor materials and a silicided region partially into the faceted, raised source/drain regions.
In an aspect of the disclosure, a method comprises: forming a gate structure on a substrate; and forming a faceted, raised source/drain regions adjacent to the gate structure and comprising at least two different semiconductor materials.
The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.
The present disclosure relates to semiconductor structures and, more particularly, to transistors with faceted, raised source/drain regions and methods of manufacture. More specifically, the faceted, raised source/drain regions comprise layers of different semiconductor materials. In embodiments, the different semiconductor materials may (i) control the facet height (and/or shape) of the raised source/drain region, (ii) prevent overlap of the raised source/drain onto an adjacent gate structure (e.g., limit and control growth against sidewalls of the gate structure), and (iii) control the diffusion of silicide contacts into the faceted raised source/drain region, e.g., maintain an adequate distance between an underlying insulator layer and channel region of the gate structure. Accordingly and advantageously, the use of the different materials for the raised source/drain regions reduce overlap capacitance (Cov) and Cov variability, in addition to providing improved RF performance variability.
In more specific embodiments, the transistor can be an NFET fully depleted semiconductor on insulator (FDSOI) device or a PFET FDSOI device. Both of the FDSOI devices include faceted, raised epitaxial source/drain regions. In embodiments, the raised epitaxial source/drain regions may be fabricated using a multi-stage epitaxial growth process comprising at least two different semiconductor materials. By way of example, the two different semiconductor materials may be SiP and SiGe, with the SiGe having a different epitaxial growth rate in the <111> plane than the SiP. In embodiments, the semiconductor materials, e.g., SiGe, with the slower epitaxial growth rate can be used to control the facet height (and/or shape) and reduce overlap onto the adjacent gate structure, i.e., reduce Coy and Coy variability.
The combination of different materials can also be used to control the diffusion rate of the silicide into the raised epitaxial source/drain region. As to this latter feature, the diffusion control allows the silicide to remain spaced away from the channel region of the gate structure and an underlying insulator material, i.e., provide a concave silicide layer ensuring that the raised source/drain regions do not encroach on the channel region of the gate structure.
The transistors of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the transistors of the present disclosure have been adopted from integrated circuit (IC) technology. For example, the structures are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the transistors uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
In the SOI implementation, the semiconductor handle wafer 12a and the semiconductor layer 12c may be composed of any suitable semiconductor material including, but not limited to, Si, SiGe, SiGeC, SiC, GaAs, InAs, InP, and other III/V or II/VI compound semiconductors. Moreover, the semiconductor handle wafer 12a and the semiconductor layer 12c may comprise any suitable crystallographic orientation (e.g., a (100), (110), (111), or (001) crystallographic orientation). Alternatively, the semiconductor layer 12c may be formed using a smart cut process where two semiconductor wafers are bonded together with an insulator material between the two semiconductor wafers.
The insulator layer 12b may include a dielectric material such as silicon dioxide, silicon nitride, silicon oxynitride, boron nitride or a combination thereof. In a preferred embodiment, the insulator layer 12b may be a buried oxide layer (BOX). The insulator layer 12b may be formed by a deposition process, such as CVD, PECVD or physical vapor deposition (PVD). In another embodiment, the insulator layer 12b may be formed using a thermal growth process, such as thermal oxidation, to convert a surface portion of the semiconductor handle wafer 12a to an oxide material. In yet another embodiment, the insulator layer 12b may be formed by implanting oxygen atoms into a bulk semiconductor substrate and thereafter annealing the structure.
Still referring to
In embodiments, the gate dielectric material 14a and polysilicon material 14b may be formed by a deposition method such as CVD or PVD, for example. The patterning process may be conventional lithography and etching processes known to those of skill in the art. For example, a resist formed over the polysilicon material 14b is exposed to energy (light) to form a pattern (opening). An etching process with a selective chemistry, e.g., reactive ion etching (RIE), will be used to transfer the pattern from the resist layer to both the polysilicon material 14b and the gate dielectric material 14a.
Following the resist removal by a conventional oxygen ashing process or other known stripants, sidewall spacers 14c are formed on the patterned gate structure 14. The sidewall spacers 14c may comprise a low-k dielectric material such as nitride or oxide. The low-k dielectric material may be deposited on the gate structures 14 using a conventional CVD process, followed by anisotropic etching processes to remove any material from horizontal surfaces of the structure.
In
In embodiments, the height (h1) of the semiconductor material 18 may be approximately 4 nm for an approximate 30 nm height of the source/drain regions 15. In further embodiments, the height (h2) of the entire stack of materials of the source/drain regions 15 can be between approximately 10 nm to 30 nm; although other dimensions are also contemplated herein.
In embodiments, the slower epitaxial growth rate of the semiconductor material 18 may be used to control facet height and/or facet shape. More specifically, the slower epitaxial growth rate of the semiconductor material 18 will pin down (e.g., control) the overall height of the raised source/drain regions 15. In this way, it is possible to provide greater facet height control of the raised source/drain regions 15. In addition, the semiconductor material 18 may be used to control (limit) and/or prevent overgrowth of semiconductor material on the sidewalls 14c of the gate structure 14. In this way, the
Accordingly, the use of the semiconductor material 18 may reduce overlap capacitance (Coy) and Coy variability by controlling facet height, in addition to providing improved RF performance variability. It should be understood by one of ordinary skill in the art that Coy is a measure of the capacitance between the gate structure 14 and the source/drain regions 15. Also, an interface or boundary may form at least between the semiconductor materials 16, 18 which may prevent diffusion of silicide into the lower semiconductor material 16. This feature will ensure that the silicide stays away (e.g., does not encroach) from the insulator layer 12b, which reduces current crowding in the channel region of the gate structure 14.
In either embodiment of
The transistors can be utilized in system on chip (SoC) technology. The SoC is an integrated circuit (also known as a “chip”) that integrates all components of an electronic system on a single chip or substrate. As the components are integrated on a single substrate, SoCs consume much less power and take up much less area than multi-chip designs with equivalent functionality. Because of this, SoCs are becoming the dominant force in the mobile computing (such as in Smartphones) and edge computing markets. SoC is also used in embedded systems and the Internet of Things.
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.