Transition frequency multiplier semiconductor device

Information

  • Patent Grant
  • 10062684
  • Patent Number
    10,062,684
  • Date Filed
    Wednesday, February 3, 2016
    8 years ago
  • Date Issued
    Tuesday, August 28, 2018
    6 years ago
Abstract
A transition frequency multiplier semiconductor device having a first source region, a second source region, and a common drain region is disclosed. A first channel region is located between the first source region and the common drain region, and a second channel region is located between the second source region and the common drain region. A first gate region is located within the first channel region to control current flow between the first source region and the common drain region, while a second gate region is located within the second channel region to control current flow between the second source region and the common drain region. An inactive channel region is located between the first channel region and the second channel region such that the first channel region is electrically isolated from the second channel region. A conductive interconnect couples the first source region to the second gate region.
Description
FIELD OF THE DISCLOSURE

The present disclosure is related to semiconductor devices that are configured to extend transition frequencies for millimeter wave (mmW) and beyond radio frequency applications.


BACKGROUND

Often a semiconductor technology's usefulness for the radio frequency (RF) space can be characterized by the transition frequency (fT)-breakdown voltage product known as the Johnson-limit. A high fT-breakdown product can be obtained by using semiconductor technologies that possess high electron velocity and wide energy band-gap. A gallium nitride (GaN) high electron mobility transistor (HEMT) is an example of a semiconductor device that possesses high electron velocity and a wide energy band-gap.


In addition, multi-transistor circuit topologies such as the Darlington-pair, cascode, and multi-stacked transistors can be used to improve the fT-breakdown product through higher voltage operation, fT multiplication, and thermal mitigation. These techniques are challenging as frequency and/or power is increased due to interconnect parasitics effects, especially in the millimeter wave (mmW) and terahertz (THz) regimes. Thus, it is desirable to have a transition frequency multiplier semiconductor device that has a structure with low inductive and capacitive parasitics. It is particularly desirable that the transition frequency multiplier semiconductor device be usable as a fundamental building block for extending the fT-breakdown product of short gate-length enhancement mode (E-mode) GaN transistor technology.


SUMMARY

A transition frequency multiplier semiconductor device having a first source region, a second source region, and a common drain region is disclosed. A first channel region is located between the first source region and the common drain region, and a second channel region is located between the second source region and the common drain region. A first gate region is located within the first channel region to control current flow between the first source region and the common drain region, while a second gate region is located within the second channel region to control current flow between the second source region and the common drain region. An inactive channel region is located between the first channel region and the second channel region such that the first channel region is electrically isolated from the second channel region. A conductive interconnect couples the first source region to the second gate region.


Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1A is a schematic of a first embodiment of a transition frequency multiplier semiconductor device configured as a transition frequency doubler.



FIG. 1B is a cross sectional view of a device layout for the transition frequency multiplier semiconductor device, which in this first embodiment has a Darlington like configuration shown in FIG. 1A.



FIG. 2 is a graph of extrapolated cut-off frequency for an enhancement mode (E-mode) gallium nitride (GaN) high electron mobility transistor (HEMT) version of the transition frequency multiplier semiconductor device.



FIG. 3A is a schematic of a second embodiment of the transition frequency multiplier semiconductor device configured to provide a higher transition frequency than the first embodiment of FIGS. 1A and 1B.



FIG. 3B is a cross sectional view of a device layout for the transition frequency multiplier semiconductor device, which in embodiment has a Darlington like configuration shown in FIG. 3A.



FIG. 4A is a schematic of a third embodiment of the transition frequency multiplier semiconductor device of FIGS. 1A and 1B that further includes thin film resistors.



FIG. 4B is a cross sectional view of a device layout for the third embodiment of the transition frequency multiplier semiconductor device that includes the thin film resistors.



FIG. 5 is an exemplary structural diagram of a transition frequency multiplier array made up of a plurality of transition frequency multiplier semiconductor devices.



FIG. 6A is a cross sectional view of a device layout for a fourth embodiment of the transition frequency multiplier semiconductor device of FIGS. 1A and 1B that is a ‘stacked’ fT-multiplier.



FIG. 6B is a schematic of the fourth embodiment of the transition frequency multiplier semiconductor device configured to provide a higher effective source to drain breakdown voltage (BVds) than the previous embodiments.



FIG. 7A is a cross sectional view of a device layout for a fifth embodiment of the transition frequency multiplier semiconductor device of FIGS. 1A and 1B that further illustrates a slight modification to the stacked fT-multiplier of the fourth embodiment shown in FIGS. 6A and 6B.



FIG. 7B is a schematic diagram of the fifth embodiment of the transition frequency multiplier semiconductor device as structured in FIG. 7A.



FIG. 8A is a cross sectional view of a device layout for a sixth embodiment of the transition frequency multiplier semiconductor device of FIGS. 1A and 1B. In the sixth embodiment the first channel region has only the first gate region and the second channel region includes both the second gate region and the fourth gate region.



FIG. 8B is a schematic that symbolically illustrates the sixth embodiment of the transition frequency multiplier semiconductor device of FIGS. 1A and 1B that is depicted structurally in FIG. 8A.



FIG. 9 is a graph showing simulated results for a wideband amplifier implementation using a stacked version of the transition frequency multiplier semiconductor device in comparison with a conventional common-source transistor amplifier.



FIG. 10A is a schematic diagram of a triple Darlington type configuration with feedback that is a seventh embodiment of the transition frequency multiplier semiconductor device.



FIG. 10B is a schematic diagram of the triple Darlington type configuration with feedback and a first stacking transistor group that makes up an eighth embodiment of the transition frequency multiplier semiconductor device.



FIG. 10C is a schematic diagram of the triple Darlington type configuration with feedback and the first stacking transistor group along with a second stacking transistor group that makes up a ninth embodiment of the transition frequency multiplier semiconductor device.



FIG. 11A is a schematic diagram of a Darlington type configuration with feedback that makes up a tenth embodiment of the transition frequency multiplier semiconductor device.



FIG. 11B is a schematic diagram of the Darlington type configuration with feedback and a first stacking transistor pair that makes up an eleventh embodiment of the transition frequency multiplier semiconductor device.



FIG. 11C is a schematic diagram of the Darlington type configuration with feedback and a first stacking transistor pair along with a second stacking transistor pair that makes up a twelfth embodiment of the transition frequency multiplier semiconductor device.



FIG. 12 is a graph of 5 dB compressed output power over frequency a non-stacked Darlington operating at 3V, a stacked Darlington operating at 6V, and a Triple stacked Darlington operating at 9V.



FIG. 13 illustrates is a graph of third order intercept (IP3) linearity over frequency for a non-stacked Darlington operating at 3V, a stacked Darlington operating at 6V, and a Triple stacked Darlington operating at 9V.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the disclosure and illustrate the best mode of practicing the disclosure. Upon reading the following description in light of the accompanying drawings, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.


It will be understood that when an element such as a layer, region, or substrate is referred to as being “over,” “on,” “in,” or extending “onto” another element, it can be directly over, directly on, directly in, or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over,” “directly on,” “directly in,” or extending “directly onto” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.


Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.



FIG. 1A is a schematic of a first embodiment of a transition frequency multiplier semiconductor device 10 configured as a transition frequency doubler. The transition frequency multiplier semiconductor device 10 is represented symbolically by a first transistor M1 and a second transistor M2 coupled in a Darlington like configuration. The first transistor M1 has a first gate region G1, a first drain region D1, and a first source region S1. The second transistor M2 has a second gate region G2, a second drain region D2, and a second source region S2. The first drain region D1 and the second drain region D2 form a common drain region 12 that is coupled to an output terminal 14. The first gate region G1 is coupled to an input terminal 16. The first source region S1 is coupled to the second gate region G2 by way of a conductive interconnect 18. A first resistor R1 couples the first source Region S1 to an RF ground region 20, and a second resistor R2 couples the second source region S2 to the RF ground region 20. The first resistor R1 can be a current source bulk resistance that sets a bias point for the first transistor M1. The second resistor R2 can be a bulk resistance that provides feedback for setting RF and direct current (DC) characteristics for the transition frequency multiplier semiconductor device 10. The first resistor R1 can be replaced by a diode connected gated channel to provide current source biasing for the first transistor M1.



FIG. 1B is a cross sectional view of a device layout for the transition frequency multiplier semiconductor device 10, which in this first embodiment has the Darlington like configuration shown in FIG. 1A. Fabrication of the transition frequency multiplier semiconductor device 10 involves reconfiguring a common-source multi-finger device structure by ion implantation damage or by a selective mesa etch to isolate the first source region S1 from the second source region S2, and to isolate the first gate region G1 from the second gate region G2. The common drain region 12 is not sub-divided and maintains a continuous stripe connection as typical for a single multi-finger device, which is true for all embodiments of this disclosure. Low inductive and low capacitive parasitics are obtained by using the continuous stripe connection to realize the common drain region 12.


Although the schematic of FIG. 1A symbolically depicts two transistors (i.e., the first transistor M1 and the second transistor M2), the transition frequency multiplier semiconductor device 10 is a compact composite device partially due to common drain region 12. In this exemplary case, the transition frequency multiplier semiconductor device 10 is the multi-fingered common source (CS) device that follows a D-G-S-G-D stripe formation typically found in a conventional multi-finger field effect transistor (FET) device. A first channel region 22 and a second channel region 24 are defined by implantation. The first gate region G1 and the second gate region G2 are formed by omitting gate metal formation in the middle of a first gate stripe that would typically be present if the first gate region G1 and the second gate region G2 were continuously coupled. The first channel region 22 and the second channel region 24 are separated by an inactive channel region 26 that can be formed by an isolated damage implant or alternatively by a mesa etch isolation. The inactive channel region 26 is depicted within a dashed outline that defines the first channel region 22 from the second channel region 24. The first source Region S1 and the second source region S2 are also separated by the inactive channel region 26. Note that the first gate region G1, the first channel region 22, and the first source Region S1 each have a first width WG1. The second gate region G2, the second channel region 24, and the second source region S2 each have a second width WG2. In this first embodiment, the first width WG1 and the second width WG2 are substantially equal.


In this exemplary embodiment, the inactive channel region 26 can be continuous with an un-gated channel region 28 that separates the first source Region S1 and the second source region S2 from the RF ground region 20. Selective implantation can extend from the un-gated channel region 28 to along edges of the transition frequency multiplier semiconductor device 10. Similar to the fabrication of the inactive channel region 26, the un-gated channel region 28 can also be formed by a selective implant such as ion implantation damage or alternatively by a mesa etch isolation. The first source S1 is electrically coupled to the second gate region G2 by the conductive interconnect 18. In this exemplary case, the RF ground region 20 includes a ground slot via 30.


In at least one embodiment, the first resistor R1 and the second resistor R2 are both compact low parasitic bulk resistors that are located within the un-gated channel region 28. Resistance values of the first resistor R1 and the second resistor R2 are defined by selective implantation. The first resistor R1 and the second resistor R2 in at least one embodiment terminate onto a subsequent drain/source region that comprises the RF ground region 20 and the ground slot via 30. The compact composite device structure shown in FIG. 1B provides an area efficient design that is conducive of high frequency performance that is scalable in size to meet given power requirements.



FIG. 2 is a graph of extrapolated cut-off frequency for an enhancement mode (E-mode) gallium nitride (GaN) high electron mobility transistor (HEMT) version of the transition frequency multiplier semiconductor device 10. Based on a typical E-mode GaN technology with a measured transition frequency (fT) of approximately 289 GHz and a drain to gate breakdown voltage (BVdg) of 11V, a simulated fT of the embodiment of FIGS. 1A and 1B based on measured transistor S-parameters is 496 GHz (˜500 GHz). In this case, the fT is increased by a factor of 1.7 times over a typical common-source configuration having an fT of 289 GHz. The factor of 1.7 is a practical limit due to non-idealities in the transition frequency multiplier semiconductor device 10. Some of the non-idealities are associated with the first resistor R1.



FIG. 3A is a schematic of a second embodiment of the transition frequency multiplier semiconductor device 10 that is configured to provide an fT that is higher than the first embodiment of FIGS. 1A and 1B. The second embodiment is similar to the first embodiment, except that the width WG2 of the second gate region G2, the second channel region 24, and the second source region S2, is increased substantially with respect to the first width WG1 of the first channel region 22, the first gate region G1, and the first source region S1. In the exemplary case of FIG. 3B, the second width WG2 is around twice that of the first width WG1. A simulated performance of the case wherein the second width WG2 is two times the first width WG1 predicts an fT of ˜674 GHz resulting in a 2.3 times increase in effective fT for a same drain to source voltage (Vds) operation with respect to a common-source device, which has an fT of ˜289 GHz. This is an additional 35.6% improvement in fT compared to the fT-doubler case of embodiment 1 where WG2 is equal to WG1.


It is to be understood that the first and second embodiments of the transition frequency multiplier semiconductor device 10 is extendable to a triple Darlington-like topology to increase fT even further. By adding yet a third transistor and a third resistor at the input of the schematics of either FIG. 1A or FIG. 1B, a higher fT of 824 GHz is predicted as illustrated in FIG. 2. Combined with further improvements in the base technology, THz cut-off frequencies are feasible.


Other embodiments of this disclosure increase the operating voltage of the transition frequency multiplier semiconductor device 10 by adding stacked or multiple gates within a long channel region termed “stacked fT-multiplier” in order to further increase the fT-breakdown voltage product (Johnson Figure of Merit). Stacked fT-multiplier embodiments are described in later sections of this disclosure. With the stacked fT-multiplier embodiments, a Johnson Figure of Merit as high as 15 THz-V, or 3 times that predicted by GaN HEMTs, may be feasible based on simulations.



FIG. 4A is a schematic of a third embodiment of the transition frequency multiplier semiconductor device 10 in which the first resistor R1 and the second resistor R2 are thin film resistors instead of bulk resistors. FIG. 4B is a cross sectional view of a device layout for a third embodiment of the transition frequency multiplier semiconductor device 10 that includes the thin film resistors. In this case the un-gated channel region 28 extends uninterrupted above the RF ground region 20. Thin film resistors are typically more accurately processed. Thus, some better control over bias operating points can be achieved. However, it is to be understood that combinations of thin film resistor types and bulk resistor types can be used to maximize total performance of the transition frequency multiplier semiconductor device 10.



FIG. 5 is an exemplary structural diagram of a transition frequency multiplier array 32 made up of a plurality of transition frequency multiplier semiconductor devices 10-1 through 10-N. This embodiment is very similar to a single multi-finger device cell where alternating stripes may include S-G-D regions with integrated slot vias on select source or drain stripes to provide low source inductance and high frequency performance. This particular embodiment also emphasizes the scaling benefits of a striped composite device structure that resembles a single multi-finger field effect transistor (FET) transistor device.


The transition frequency multiplier array 32 that is an NX array is made up of N number of transition frequency multiplier semiconductor devices 10-N that are coupled together, wherein N is a finite integer. The transition frequency multiplier semiconductor device 10-N has a first gate region G1-N, a first drain region D1-N, and a first source region S1-N. The transition frequency multiplier semiconductor device 10-N also includes a second gate region G2-N, a second drain region D2-N, and a second source region S2-N. The first drain region D1-N and the second drain region D2-N form a common drain region 12-N that is coupled to an output terminal 14-N. The first gate region G1-N is coupled to an input terminal 16-N. The first source region S1-N is coupled to the second gate region G2-N by way of a conductive interconnect 18-N. A first resistor R1-N couples the first source region S1-N to an RF ground region 20-N, and a second resistor R2-N couples the second source region S2-N to the RF ground region 20-N. The first resistor R1-N can be a current source bulk resistance and the second resistor R2-N can be a bulk resistance that provides feedback for setting RF and direct current (DC) characteristics for the transition frequency multiplier semiconductor device 10-N. The first resistor R1-N can be replaced by a diode connected gated channel to provide the current source biasing.


Fabrication of the transition frequency multiplier semiconductor device 10-N involves reconfiguring a common-source multi-finger device structure by ion implantation damage or by a selective mesa etch to isolate the first source region S1-N from the second source region S2-N, and to isolate the first gate region G1-N from the second gate region G2-N. The common drain region 12-N is not sub-divided and maintains a continuous stripe connection as typical for a single multi-finger device, which is true for all embodiments of this disclosure. Low inductive and low capacitive parasitics are obtained by using the continuous stripe connection to realize the common drain region 12-N.


The transition frequency multiplier semiconductor device 10-N is a compact composite device partially due to common drain region 12-N. In this exemplary case, the transition frequency multiplier semiconductor device 10-N is the multi-fingered common source (CS) device that follows a D-G-S-G-D stripe formation typically found in a conventional multi-finger FET device. A first channel region 22-N and a second channel region 24-N are defined by selective implantation. The first gate region G1-N and the second gate region G2-N are formed by omitting gate metal formation in the middle of a first gate stripe that would typically be present if the first gate region G1-N and the second gate region G2-N were continuously coupled. The first channel region 22-N and the second channel region 24-N are separated by an inactive channel region 26-N that can be formed by an isolated damage implant or alternatively by a mesa etch isolation. The inactive channel region 26-N is depicted within a dashed outline that defines boundaries between the first channel region 22-N and the second channel region 24-N. The first source region S1-N and the second source region S2-N are also separated by the inactive channel region 26-N.


In this exemplary embodiment, the inactive channel region 26-N can be continuous with an un-gated channel region 28-N that separates the first source region S1-N and the second source region S2-N from the RF ground region 20-N. Selective implantation can extend from the un-gated channel region 28-N to along edges of the transition frequency multiplier semiconductor device 10-N. Similar to the fabrication of the inactive channel region 26, the un-gated channel region 28-N can also be formed by a selective implant such as ion implantation damage or alternatively by a mesa etch isolation. The first source S1-N is electrically coupled to the second gate region G2-N by the conductive interconnect 18-N. In this exemplary case, the RF ground region 20-N includes a ground slot via 30-N.


In at least one embodiment, the first resistor R1-N and the second resistor R2-N are both compact low parasitic bulk resistors that are located in an un-gated channel region 28-N. Resistance values of the first resistor R1-N and the second resistor R2-N are defined by selective implantation. The first resistor R1-N and the second resistor R2-N in at least one embodiment terminate onto a subsequent drain/source region that comprises the RF ground region 20-N and the ground slot via 30-N.


A 2× array version of the transition frequency multiplier array 32 comprises only the transition frequency multiplier semiconductor device 10-1 coupled to the transition frequency multiplier semiconductor device 10-2. Notice that the transition frequency multiplier semiconductor device 10-1 and the transition frequency multiplier semiconductor device 10-2 share RF ground region 20-1 and ground slot via 30-1. A 3× array version of the transition frequency multiplier array 32 comprises the transition frequency multiplier semiconductor device 10-2 coupled in between the transition frequency multiplier semiconductor device 10-1 and the transition frequency multiplier semiconductor device 10-N, where N in this particular case is equal to 3. In this particular case, where N equals 3, the transition frequency multiplier semiconductor device 10-N is inverted such that the common drain region 12-N and the common drain region 12-2 are one and the same. Other embodiments of the transition frequency multiplier array 32 include but are not limited to a 4× array version and an 8× array version. An even higher fT-breakdown product or Johnson Figure of Merit (JFoM) is achieved in other embodiments by effectively stacking gated channels in the fT-multiplier, and thereby increasing the effective breakdown and operating voltage.



FIG. 6A is a cross sectional view of a device layout for a fourth embodiment of the transition frequency multiplier semiconductor device 10 that is a ‘stacked’ fT-multiplier. This fourth embodiment is similar to the second embodiment of FIG. 3, except that the first channel region 22 and the second channel region 24 are increased in length, with increased source to drain channel spacing to provide higher BVdg. In addition to a first gate region G1A and a second gate region G2A, a single metal gate stripe makes up a third gate region G1B and a fourth gate region G2B. The addition of the third gate region G1B and the fourth gate region G2B converts the first channel region 22 and the second channel region 24 into stacked channel regions. As a result, this fourth embodiment of the transition frequency multiplier semiconductor device 10 provides both increased breakdown voltage and increased transition frequency that combine to increase the JFoM.



FIG. 6B is a schematic of a fourth embodiment of the transition frequency multiplier semiconductor device 10 configured to provide a higher effective BVds than the previous embodiments. In this particular case, an active channel made up of the first channel region 22 and the second channel region 24 are represented as a third transistor M1B and a fourth transistor M2B that form two separate cascoded stacked devices in conjunction with the first transistor M1A and the second transistor M2A. The third gate region G1B of the third transistor M1B and the fourth gate region G2B of the fourth transistor M2B are coupled together in this exemplary embodiment. Note that the first transistor M1A and the third transistor M1B are not individual stacked transistor devices in the layout of FIG. 6A, but are instead similar to a typical dual gated channel structure.


The third gate region G1B and the fourth gate region G2B are controlled together by a control signal applied to a control terminal ZV1. However, the first channel region 22 and the second channel region 24 remain isolated by the inactive channel region 26 similar to the previous embodiments.



FIG. 7A is a cross sectional view of a device layout for a fifth embodiment of the transition frequency multiplier semiconductor device 10 that illustrates a slight modification to the stacked fT-multiplier of the fourth embodiment. FIG. 7B is a schematic diagram of the fifth embodiment of the transition frequency multiplier semiconductor device as structured in FIG. 7A. In this case, the third gate region G1B and the fourth gate region G2B are separated to provide individual and separate gate control of the third transistor M1B and the fourth transistor M2B as schematically represented in FIG. 7B. The separation of the third gate region G1B and the fourth gate region G2B allows more design flexibility in providing desired biases and gate termination impedances. For example, having a different impedance on a first control terminal ZV1 than on a second control terminal ZV2 can provide more linear voltage swing for the first transistor M1A, which is raised by one gate to source voltage level of the second transistor M2A above ground potential applied to the RF ground region 20.



FIG. 8A is a cross sectional view of a device layout for a sixth embodiment of the transition frequency multiplier semiconductor device 10 in which the first channel region 22 has only the first gate region G1A and the second channel region 24 includes both the second gate region G2A and the fourth gate region G2B. FIG. 8B is a schematic that symbolically illustrates the sixth embodiment of the transition frequency multiplier semiconductor device 10 that is depicted structurally in FIG. 8A. The second channel region 24 has a longer source to drain length that increases operating voltage and accommodates the stacked arrangement of the second gate region G2A and the fourth gate region G2B. As a result of the stacked structure of the second channel region 24, impedance and bias presented to the fourth gate region G2B is adjustable for a desired amplifier performance.



FIG. 9 is a graph showing simulated results for a wideband amplifier implementation using a stacked version of the transition frequency multiplier semiconductor device 10 in comparison with a conventional common-source transistor amplifier. Simulations of the transition frequency multiplier semiconductor device 10 and the conventional common-source transistor amplifier were both conducted based upon 11V BVdg 289 GHz E-GaN HEMT technology. The plots in the graph of FIG. 9 illustrate that a stacked version of the transition frequency multiplier semiconductor device 10 achieves much wider gain bandwidth as well as matched output impedance as a result of employing both the fT-multiplier and stacked structures. Scattering parameters S11, S21, and S22 are plotted for both the common-source device represented in dashed line and the stacked fT multiplier device performance of the transition frequency multiplier semiconductor device 10 are represented in solid line.



FIG. 10A is a schematic diagram of a triple Darlington type configuration 34 with feedback that makes up a seventh embodiment of the transition frequency multiplier semiconductor device 10. The feedback is provided by coupling a feedback resistor RFB1 from the output to the input. The triple Darlington type configuration 34 adds a third Darlington transistor M3 with a source resistor R3 coupled between a third source region S3 and RF ground region 20. A third gate region G3 of the third transistor M3 is coupled to the second source region S2 of the second transistor M2. A third drain region D3 is coupled to the common drain 12 region. This particular embodiment is referred herein as a non-stacked triple Darlington.



FIG. 10B is a schematic diagram of the triple Darlington type configuration 34 with feedback and a first stacking transistor group 36 that makes up an eighth embodiment of the transition frequency multiplier semiconductor device 10. This particular embodiment is referred to herein as a stacked Darlington.



FIG. 10C is a schematic diagram of the triple Darlington type configuration 34 with feedback and the first stacking transistor group 36 along with a second stacking transistor group 38 that makes up a ninth embodiment of the transition frequency multiplier semiconductor device 10. This particular embodiment is referred to herein as a triple stacked triple Darlington.



FIG. 11A is a schematic diagram of a Darlington type configuration 40 with feedback that makes up a tenth embodiment of the transition frequency multiplier semiconductor device 10. The feedback is provided by coupling the feedback resistor RFB1 from the output to the input. This particular embodiment is referred to herein as a non-stacked Darlington.



FIG. 11B is a schematic diagram of the Darlington type configuration 40 with feedback and a first stacking transistor pair 42 that makes up an eleventh embodiment of the transition frequency multiplier semiconductor device 10. This particular embodiment is referred to herein as a stacked Darlington.



FIG. 11C is a schematic diagram of the Darlington type configuration 40 with feedback and the first stacking transistor pair 42 along with a second stacking transistor pair 44 that makes up a twelfth embodiment of the transition frequency multiplier semiconductor device 10. This particular embodiment is referred to herein as a triple stacked triple Darlington.



FIG. 12 is a graph of 5 dB compressed output power over frequency a non-stacked Darlington operating at 3V (FIG. 11A), a stacked Darlington operating at 6V (FIG. 11B), and a Triple stacked Darlington (FIG. 11C) operating at 9V. The improvement in output capability by stacking devices and operating at higher Vdd voltage is illustrated FIG. 12.



FIG. 13 illustrates is a graph of third order intercept (IP3) linearity over frequency for a non-stacked Darlington operating at 3V (FIG. 11A), a stacked Darlington operating at 6V (FIG. 11B), and a Triple stacked Darlington (FIG. 11C) operating at 9V. Relatively dramatic improvements in amplifier linearity by stacking devices and operating at higher Vdd voltage are illustrated in FIG. 13.


Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. A transition frequency multiplier semiconductor device comprising: a first source region;a second source region;a common drain region;a first channel region located between the first source region and the common drain region;a second channel region located between the second source region and the common drain region;a first gate region located within the first channel region to control current flow between the first source region and the common drain region;a second gate region located within the second channel region to control current flow between the second source region and the common drain region;an inactive channel region located between the first channel region and the second channel region such that the first channel region is electrically isolated from the second channel region; anda conductive interconnect coupled between the first source region and the second gate region.
  • 2. The transition frequency multiplier semiconductor device of claim 1 wherein the first channel region and the second channel region are substantially equal in width.
  • 3. The transition frequency multiplier semiconductor device of claim 1 wherein a first width of the first channel and a second width of the second channel are substantially unequal.
  • 4. The transition frequency multiplier semiconductor device of claim 3 wherein the second channel width is at least twice that of the first channel width.
  • 5. The transition frequency multiplier semiconductor device of claim 1 further including at least one additional gate region that extends continuously across both the first channel region and the second channel region.
  • 6. The transition frequency multiplier semiconductor device of claim 1 further including at least one additional gate region that extends across the first channel region and at least one other additional gate region that extends across the second channel region, wherein the at least one additional gate region and the at least one other additional gate region are separated by the inactive channel region.
  • 7. The transition frequency multiplier semiconductor device of claim 1 further including an additional gate region that extends across the second channel region adjacent to and parallel with the second gate region, and wherein the first channel region has no additional gate region that is adjacent to and parallel with the first gate region.
  • 8. The transition frequency multiplier semiconductor device of claim 1 wherein the inactive channel region is an ion implantation damaged region.
  • 9. The transition frequency multiplier semiconductor device of claim 1 wherein the inactive channel region is a mesa etched region.
  • 10. The transition frequency multiplier semiconductor device of claim 1 further comprising: an RF ground region; andan un-gated channel region between the first source region, the second source region and the RF ground region.
  • 11. The transition frequency multiplier semiconductor device of claim 10 further including a first resistor coupled between the first source region and the RF ground region.
  • 12. The transition frequency multiplier semiconductor device of claim 11 wherein the first resistor is a bulk resistor made up of selective ion implantation damage.
  • 13. The transition frequency multiplier semiconductor device of claim 11 wherein the first resistor is a thin film resistor.
  • 14. The transistor frequency multiplier semiconductor device of claim 11 further including a second resistor coupled between the second source region and the RF ground region.
  • 15. The transition frequency multiplier semiconductor device of claim 14 wherein the second resistor is a bulk resistor made up of selective ion damage.
  • 16. The transition frequency multiplier semiconductor device of claim 14 wherein the second resistor is a thin film resistor.
  • 17. The transition frequency multiplier semiconductor device of claim 14 further including a third source region, a third gate region coupled to the second source region and a third resistor coupled between the third source region and the RF ground region.
  • 18. A transition frequency multiplier semiconductor device comprising: a first source region;a second source region;a common drain region;a first channel region located between the first source region and the common drain region;a second channel region located between the second source region and the common drain region;a first gate region located within the first channel region to control current flow between the first source region and the common drain region;a second gate region located within the second channel region to control current flow between the second source region and the common drain region;at least one additional gate region that extends across the first channel region and at least one other additional gate region that extends across the second channel region;an inactive channel region located between the first channel region and the second channel region such that the first channel region is electrically isolated from the second channel region; anda conductive interconnect coupled between the first source region and the second gate region.
  • 19. The transition frequency multiplier semiconductor device of claim 18 wherein a first width of the first channel and a second width of the second channel are substantially unequal.
  • 20. A transition frequency multiplier array comprising: a plurality of transition frequency multiplier semiconductor devices that each comprise:a first source region;a second source region;a common drain region;a first channel region located between the first source region and the common drain region;a second channel region located between the second source region and the common drain region;a first gate region located within the first channel region to control current flow between the first source region and the common drain region;a second gate region located within the second channel region to control current flow between the second source region and the common drain region;at least one additional gate region that extends across the first channel region and at least one other additional gate region that extends across the second channel region;an inactive channel region located between the first channel region and the second channel region such that the first channel region is electrically isolated from the second channel region;a conductive interconnect coupled between the first source region and the second gate region;an RF ground region; andan un-gated channel region between the first source region, the second source region and the RF ground region,
RELATED APPLICATIONS

This application claims the benefit of U.S. provisional patent application Ser. No. 62/111,869, filed Feb. 4, 2015, the disclosure of which is incorporated herein by reference in its entirety.

US Referenced Citations (247)
Number Name Date Kind
4236119 Battjes Nov 1980 A
4317055 Yoshida et al. Feb 1982 A
4540954 Apel Sep 1985 A
4543535 Ayasli Sep 1985 A
4620207 Calviello Oct 1986 A
4788511 Schindler Nov 1988 A
5028879 Kim Jul 1991 A
5046155 Beyer et al. Sep 1991 A
5047355 Huber et al. Sep 1991 A
5107323 Knolle et al. Apr 1992 A
5118993 Yang Jun 1992 A
5208547 Schindler May 1993 A
5227734 Schindler et al. Jul 1993 A
5306656 Williams et al. Apr 1994 A
5361038 Allen et al. Nov 1994 A
5365197 Ikalainen Nov 1994 A
5389571 Takeuchi et al. Feb 1995 A
5406111 Sun Apr 1995 A
5414387 Nakahara et al. May 1995 A
5485118 Chick Jan 1996 A
5608353 Pratt Mar 1997 A
5629648 Pratt May 1997 A
5698870 Nakano et al. Dec 1997 A
5742205 Cowen et al. Apr 1998 A
5764673 Kawazu et al. Jun 1998 A
5834326 Miyachi et al. Nov 1998 A
5843590 Miura et al. Dec 1998 A
5864156 Juengling Jan 1999 A
5874747 Redwing et al. Feb 1999 A
5880640 Dueme Mar 1999 A
5914501 Antle et al. Jun 1999 A
5949140 Nishi et al. Sep 1999 A
6049250 Kintis et al. Apr 2000 A
6064082 Kawai et al. May 2000 A
6110757 Udagawa Aug 2000 A
6130579 Iyer et al. Oct 2000 A
6133589 Krames et al. Oct 2000 A
6177685 Teraguchi et al. Jan 2001 B1
6191656 Nadler Feb 2001 B1
6229395 Kay May 2001 B1
6265943 Dening et al. Jul 2001 B1
6271727 Schmukler Aug 2001 B1
6285239 Iyer et al. Sep 2001 B1
6306709 Miyagi et al. Oct 2001 B1
6307364 Augustine Oct 2001 B1
6313705 Dening et al. Nov 2001 B1
6329809 Dening et al. Dec 2001 B1
6333677 Dening Dec 2001 B1
6342815 Kobayashi Jan 2002 B1
6356150 Spears et al. Mar 2002 B1
6369656 Dening et al. Apr 2002 B2
6369657 Dening et al. Apr 2002 B2
6373318 Dohnke et al. Apr 2002 B1
6376864 Wang Apr 2002 B1
6377125 Pavio et al. Apr 2002 B1
6384433 Barratt et al. May 2002 B1
6387733 Holyoak et al. May 2002 B1
6392487 Alexanian May 2002 B1
6400226 Sato Jun 2002 B2
6404287 Dening et al. Jun 2002 B2
6418174 Benedict Jul 2002 B1
6448793 Barratt et al. Sep 2002 B1
6455877 Ogawa et al. Sep 2002 B1
6455925 Laureanti Sep 2002 B1
6475916 Lee et al. Nov 2002 B1
6477682 Cypher Nov 2002 B2
6521998 Teraguchi et al. Feb 2003 B1
6525611 Dening et al. Feb 2003 B1
6528983 Augustine Mar 2003 B1
6560452 Shealy May 2003 B1
6566963 Yan et al. May 2003 B1
6589877 Thakur Jul 2003 B1
6593597 Sheu Jul 2003 B2
6608367 Gibson et al. Aug 2003 B1
6614281 Baudelot et al. Sep 2003 B1
6621140 Gibson et al. Sep 2003 B1
6624452 Yu et al. Sep 2003 B2
6627552 Nishio et al. Sep 2003 B1
6633073 Rezvani et al. Oct 2003 B2
6633195 Baudelot et al. Oct 2003 B2
6639470 Andrys et al. Oct 2003 B1
6656271 Yonehara et al. Dec 2003 B2
6657592 Dening et al. Dec 2003 B2
6660606 Miyabayashi et al. Dec 2003 B2
6701134 Epperson Mar 2004 B1
6701138 Epperson et al. Mar 2004 B2
6706576 Ngo et al. Mar 2004 B1
6720831 Dening et al. Apr 2004 B2
6723587 Cho et al. Apr 2004 B2
6724252 Ngo et al. Apr 2004 B2
6727762 Kobayashi Apr 2004 B1
6748204 Razavi et al. Jun 2004 B1
6750158 Ogawa et al. Jun 2004 B2
6750482 Seaford et al. Jun 2004 B2
6759907 Orr et al. Jul 2004 B2
6802902 Beaumont et al. Oct 2004 B2
6815722 Lai et al. Nov 2004 B2
6815730 Yamada Nov 2004 B2
6822842 Friedrichs et al. Nov 2004 B2
6861677 Chen Mar 2005 B2
6943631 Scherrer et al. Sep 2005 B2
7015512 Park et al. Mar 2006 B2
7026665 Smart et al. Apr 2006 B1
7033961 Smart et al. Apr 2006 B1
7042150 Yasuda May 2006 B2
7052942 Smart et al. May 2006 B1
7135747 Allen et al. Nov 2006 B2
7211822 Nagahama et al. May 2007 B2
7408182 Smart et al. Aug 2008 B1
7449762 Singh Nov 2008 B1
7459356 Smart et al. Dec 2008 B1
7557421 Shealy et al. Jul 2009 B1
7719055 McNutt et al. May 2010 B1
7768758 Maier et al. Aug 2010 B2
7804262 Schuster et al. Sep 2010 B2
7923826 Takahashi et al. Apr 2011 B2
7935983 Saito et al. May 2011 B2
7968391 Smart et al. Jun 2011 B1
7974322 Ueda et al. Jul 2011 B2
8017981 Sankin et al. Sep 2011 B2
8110915 Fowlkes et al. Feb 2012 B2
8237198 Wu et al. Aug 2012 B2
8405068 O'Keefe Mar 2013 B2
8502258 O'Keefe Aug 2013 B2
8530978 Chu et al. Sep 2013 B1
8633518 Suh et al. Jan 2014 B2
8692294 Chu et al. Apr 2014 B2
8729680 Kobayashi et al. May 2014 B2
8785976 Nakajima et al. Jul 2014 B2
8937338 Chowdhury et al. Jan 2015 B2
8988097 Ritenour Mar 2015 B2
9070761 Johnson Jun 2015 B2
9082836 Senda Jul 2015 B2
9093420 Kobayashi et al. Jul 2015 B2
9124221 Vetury et al. Sep 2015 B2
9129802 Ritenour Sep 2015 B2
9136341 Kobayashi et al. Sep 2015 B2
20010040246 Ishii Nov 2001 A1
20010054848 Baudelot et al. Dec 2001 A1
20020005528 Nagahara Jan 2002 A1
20020031851 Linthicum et al. Mar 2002 A1
20020048302 Kimura Apr 2002 A1
20020079508 Yoshida Jun 2002 A1
20030003630 Iimura et al. Jan 2003 A1
20030122139 Meng et al. Jul 2003 A1
20030160307 Gibson et al. Aug 2003 A1
20030160317 Sakamoto et al. Aug 2003 A1
20030206440 Wong Nov 2003 A1
20030209730 Gibson et al. Nov 2003 A1
20030218183 Micovic et al. Nov 2003 A1
20040070003 Gaska et al. Apr 2004 A1
20040130037 Mishra et al. Jul 2004 A1
20040144991 Kikkawa Jul 2004 A1
20040227211 Saito et al. Nov 2004 A1
20040241916 Chau et al. Dec 2004 A1
20050006639 Dupuis et al. Jan 2005 A1
20050110042 Saito et al. May 2005 A1
20050121730 Asano et al. Jun 2005 A1
20050139868 Anda Jun 2005 A1
20050145874 Saxler Jul 2005 A1
20050189559 Saito et al. Sep 2005 A1
20050189562 Kinzer et al. Sep 2005 A1
20050194612 Beach Sep 2005 A1
20050212049 Onodera Sep 2005 A1
20050225912 Pant et al. Oct 2005 A1
20050271107 Murakami et al. Dec 2005 A1
20050274977 Saito et al. Dec 2005 A1
20060003556 Lee et al. Jan 2006 A1
20060043385 Wang et al. Mar 2006 A1
20060043501 Saito et al. Mar 2006 A1
20060054924 Saito et al. Mar 2006 A1
20060068601 Lee et al. Mar 2006 A1
20060124960 Hirose et al. Jun 2006 A1
20060205161 Das et al. Sep 2006 A1
20060243988 Narukawa et al. Nov 2006 A1
20060244010 Saxler Nov 2006 A1
20060246680 Bhattacharyya Nov 2006 A1
20060249750 Johnson et al. Nov 2006 A1
20060255377 Tu Nov 2006 A1
20070026676 Li et al. Feb 2007 A1
20070093009 Baptist et al. Apr 2007 A1
20070138545 Lin et al. Jun 2007 A1
20070158692 Nakayama et al. Jul 2007 A1
20070164326 Okamoto et al. Jul 2007 A1
20070205433 Parikh et al. Sep 2007 A1
20070295985 Weeks, Jr. et al. Dec 2007 A1
20080023706 Saito et al. Jan 2008 A1
20080073752 Asai et al. Mar 2008 A1
20080079023 Hikita et al. Apr 2008 A1
20080112448 Ueda et al. May 2008 A1
20080121875 Kim May 2008 A1
20080142837 Sato et al. Jun 2008 A1
20080179737 Haga et al. Jul 2008 A1
20080190355 Chen et al. Aug 2008 A1
20080217753 Otani Sep 2008 A1
20080272382 Kim et al. Nov 2008 A1
20080272422 Min Nov 2008 A1
20080283821 Park et al. Nov 2008 A1
20080296618 Suh et al. Dec 2008 A1
20080308813 Suh et al. Dec 2008 A1
20090072269 Suh et al. Mar 2009 A1
20090090984 Khan et al. Apr 2009 A1
20090146185 Suh et al. Jun 2009 A1
20090146186 Kub et al. Jun 2009 A1
20090166677 Shibata et al. Jul 2009 A1
20090200576 Saito et al. Aug 2009 A1
20090267078 Mishra et al. Oct 2009 A1
20090273002 Chiou et al. Nov 2009 A1
20090278137 Sheridan et al. Nov 2009 A1
20100025657 Nagahama et al. Feb 2010 A1
20100025737 Ishikura Feb 2010 A1
20100109018 Chen et al. May 2010 A1
20100133567 Son Jun 2010 A1
20100187575 Baumgartner et al. Jul 2010 A1
20100207164 Shibata et al. Aug 2010 A1
20100230656 O'Keefe Sep 2010 A1
20100230717 Saito Sep 2010 A1
20100258898 Lahreche Oct 2010 A1
20110017972 O'Keefe Jan 2011 A1
20110025422 Marra et al. Feb 2011 A1
20110031633 Hsu et al. Feb 2011 A1
20110079771 Kanamura et al. Apr 2011 A1
20110095337 Sato Apr 2011 A1
20110101300 O'Keefe May 2011 A1
20110108887 Fareed et al. May 2011 A1
20110115025 Okamoto May 2011 A1
20110127586 Bobde et al. Jun 2011 A1
20110163342 Kim et al. Jul 2011 A1
20110175142 Tsurumi et al. Jul 2011 A1
20110199148 Iwamura Aug 2011 A1
20110211289 Kosowsky et al. Sep 2011 A1
20110242921 Tran et al. Oct 2011 A1
20110290174 Leonard et al. Dec 2011 A1
20120018735 Ishii Jan 2012 A1
20120086497 Vorhaus Apr 2012 A1
20120126240 Won May 2012 A1
20120199875 Bhalla et al. Aug 2012 A1
20120199955 Sun Aug 2012 A1
20120211802 Tamari Aug 2012 A1
20120218783 Imada Aug 2012 A1
20120262220 Springett Oct 2012 A1
20130032897 Narayanan et al. Feb 2013 A1
20130277687 Kobayashi et al. Oct 2013 A1
20130280877 Kobayashi et al. Oct 2013 A1
20140117559 Zimmerman et al. May 2014 A1
20140264266 Li et al. Sep 2014 A1
20140264454 Banerjee et al. Sep 2014 A1
Foreign Referenced Citations (10)
Number Date Country
1187229 Mar 2002 EP
1826041 Aug 2007 EP
H10242584 Sep 1998 JP
2000031535 Jan 2000 JP
2003332618 Nov 2003 JP
2008148511 Jun 2008 JP
2008258419 Oct 2008 JP
20070066051 Jun 2007 KR
2004051707 Jun 2004 WO
2011162243 Dec 2011 WO
Non-Patent Literature Citations (153)
Entry
Final Office Action for U.S. Appl. No. 13/871,526, dated Jul. 7, 2017, 15 pages.
Advisory Action and Examiner-Initiated Interview Summary for U.S. Appl. No. 13/871,526, dated Sep. 8, 2017, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/871,526, dated Nov. 1, 2017, 11 pages.
Notice of Allowance for U.S. Appl. No. 13/914,060, dated Nov. 13, 2014, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/966,400, dated Sep. 3, 2014, 9 pages.
Final Office Action for U.S. Appl. No. 13/966,400, dated Dec. 3, 2014, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/957,698, dated Nov. 5, 2014, 11 pages.
International Search Report and Written Opinion for PCT/US2013/056132, dated Oct. 10, 2013, 11 pages.
Final Office Action for U.S. Appl. No. 13/973,482, dated Nov. 5, 2014, 9 pages.
International Search Report and Written Opinion for PCT/US2013/056187, dated Oct. 10, 2013, 11 pages.
Non-Final Office Action for U.S. Appl. No. 13/973,482, dated May 23, 2014, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/795,986, dated Apr. 24, 2014, 13 pages.
Final Office Action for U.S. Appl. No. 13/795,986, dated Dec. 5, 2014, 16 pages.
International Search Report for GB0902558.6, dated Jun. 15, 2010, by the UK Intellectual Property Office, 2 pages.
Examination Report for British Patent Application No. 0902558.6, dated Nov. 16, 2012, 5 pages.
Examination Report for British Patent Application No. GB0902558.6, dated Feb. 28, 2013, 2 pages.
Non-Final Office Action for U.S. Appl. No. 12/705,869, dated Feb. 9, 2012, 10 pages.
Notice of Allowance for U.S. Appl. No. 12/705,869, dated Apr. 4, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 12/705,869, dated Jul. 19, 2012, 8 pages.
Advisory Action for U.S. Appl. No. 12/841,225, dated Apr. 16, 2012, 3 pages.
Final Office Action for U.S. Appl. No. 12/841,225 dated Feb. 1, 2012, 9 pages.
Non-Final Office Action for U.S. Appl. No. 12/841,225, dated May 2, 2012, 10 pages.
Non-Final Office Action for U.S. Appl. No. 12/841,225 dated Dec. 22, 2011, 8 pages.
Non-Final Office Action for U.S. Appl. No. 12/841,257 dated Jan. 5, 2012, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/795,926, dated Apr. 27, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/942,998, dated Apr. 27, 2015, 8 pages.
Final Office Action for U.S. Appl. No. 13/871,526, dated Jun. 17, 2015, 11 pages.
Advisory Action for U.S. Appl. No. 13/871,526, dated Sep. 3, 2015, 3 pages.
International Preliminary Report on Patentability for PCT/US2013/056105, dated Mar. 5, 2015, 12 pages.
Advisory Action for U.S. Appl. No. 13/910,202, dated Apr. 6, 2015, 3 pages.
Notice of Allowance for U.S. Appl. No. 13/910,202, dated May 14, 2015, 9 pages.
International Preliminary Report on Patentability for PCT/US2013/056126, dated Mar. 5, 2015, 7 pages.
Final Office Action for U.S. Appl. No. 13/974,488, dated Feb. 20, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/974,488, dated May 29, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/966,400, dated Feb. 20, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/957,698, dated Mar. 30, 2015, 7 pages.
Corrected/Supplemental Notice of Allowability for U.S. Appl. No. 13/957,689, dated May 20, 2015, 3 pages.
Corrected/Supplement Notice of Allowability for U.S. Appl. No. 13/957,689, dated Jun. 9, 2015, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/957,698, dated Jul. 20, 2015, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/557,940, dated Aug. 31, 2015, 8 pages.
International Preliminary Report on Patentability for PCT/US2013/056132, dated Mar. 5, 2015, 9 pages.
International Preliminary Report on Patentability for PCT/US2013/056187, dated Mar. 12, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/973,482, dated May 4, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/795,986, dated Mar. 6, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 14/067,019, dated Mar. 25, 2015, 7 pages.
Advisory Action for U.S. Appl. No. 10/620,205, dated Feb. 15, 2005, 2 pages.
Notice of Allowance for U.S. Appl. No. 10/620,205, dated Dec. 8, 2005, 4 pages.
Notice of Allowance for U.S. Appl. No. 12/841,225, dated Nov. 9, 2012, 5 pages.
Non-Final Office Action for U.S. Appl. No. 14/749,274, dated Feb. 22, 2016, 6 pages.
Corrected/Supplemental Notice of Allowability for U.S. Appl. No. 13/957,698, dated Nov. 4, 2015, 4 pages.
Final Office Action for U.S. Appl. No. 14/557,940, dated Feb. 8, 2016, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/067,019, dated Oct. 13, 2015, 6 pages.
U.S. Appl. No. 09/723,274, filed Nov. 27, 2000, now U.S. Pat. No. 6,560,452.
U.S. Appl. No. 10/620,205, filed Jul. 15, 2003, now U.S. Pat. No. 7,033,961.
U.S. Appl. No. 10/689,980, filed Oct. 20, 2003, now U.S. Pat. No. 7,052,942.
U.S. Appl. No. 11/397,279, filed Apr. 4, 2006, now U.S. Pat. No. 7,408,182.
U.S. Appl. No. 10/689,979, filed Oct. 20, 2003, now U.S. Pat. No. 7,026,665.
U.S. Appl. No. 11/360,734, filed Feb. 23, 2006, now U.S. Pat. No. 7,459,356.
U.S. Appl. No. 11/937,207, filed Nov. 8, 2007, now U.S. Pat. No. 7,968,391.
U.S. Appl. No. 11/458,833, filed Jul. 20, 2006, now U.S. Pat. No. 7,557,421.
U.S. Appl. No. 13/795,926, filed Mar. 12, 2013, now U.S. Pat. No. 9,136,341.
U.S. Appl. No. 14/749,274, filed Jun. 24, 2015.
U.S. Appl. No. 13/942,998, filed Jul. 16, 2013, now U.S. Pat. No. 9,124,221.
U.S. Appl. No. 13/871,526, filed Mar. 26, 2013.
U.S. Appl. No. 13/910,202, filed Jun. 5, 2013, now U.S. Pat. No. 9,142,202.
U.S. Appl. No. 13/927,182, filed Jun. 26, 2013.
U.S. Appl. No. 13/974,488, filed Aug. 23, 2013, now U.S. Pat. No. 9,147,632.
U.S. Appl. No. 14/797,573, filed Jul. 13, 2015.
U.S. Appl. No. 13/914,060, filed Jun. 10, 2013, now U.S. Pat. No. 8,988,097.
U.S. Appl. No. 13/966,400, filed Aug. 14, 2013, now U.S. Pat. No. 9,070,761.
U.S. Appl. No. 13/957,698, filed Aug. 2, 2013, now U.S. Pat. No. 9,202,874
U.S. Appl. No. 13/973,482, filed Aug. 22, 2013, now U.S. Pat. No. 9,129,802
U.S. Appl. No. 14/067,019, filed Oct. 30, 2013, now U.S. Pat. No. 9,325,281
U.S. Appl. No. 13/795,986, filed Mar. 12, 2013, now U.S. Pat. No. 9,093,420
U.S. Appl. No. 14/731,736, filed Jun. 5, 2015
U.S. Appl. No. 14/557,940, filed Dec. 2, 2014
U.S. Appl. No. 09/253,625, filed Feb. 19, 1999, now U.S. Pat. No. 6,418,174
U.S. Appl. No. 14/847,558, filed Sep. 8, 2015
Notice of Allowance for U.S. Appl. No. 14/749,274, dated Aug. 15, 2016, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/847,558, dated Aug. 8, 2016, 9 pages.
Dogan, S. et al., “4H—SiC photoconductive switching devices for use in high-power applications,” Applied Physics Letters, vol. 82, No. 18, May 5, 2003, pp. 3107-3109.
James, C. et al., “High Voltage Photoconductive Switches using Semi-Insulating, Vanadium doped 6H-SiC,” 2009 IEEE Pulsed Power Conference, Jun. 28, 2009, IEEE, pp. 283-286.
Sullivan, J. S. et al., “6H-SiC Photoconductive Switches Triggered at Below Bandgap Wavelengths,” IEEE Transactions on Dielectrics and Electrical Insulation, vol. 14, No. 4, Aug. 2007, pp. 980-985.
Sun, M. G. et al., “Magnetic-field-controllable avalanche breakdown and giant magnetoresistive effects in Gold/semi-insulating-GaAs Schottky diode,” Applied Physics Letters, vol. 85, No. 23, Dec. 6, 2004, pp. 5643-5645.
Final Office Action for U.S. Appl. No. 13/871,526, dated Aug. 30, 2016, 14 pages.
Advisory Action and Examiner-Initiated Interview Summary for U.S. Appl. No. 13/871,526, dated Oct. 31, 2016, 4 pages.
Advisory Action and Examiner-Initiated Interview Summary for U.S. Appl. No. 13/871,526, dated Nov. 18, 2016, 5 pages.
Non-Final Office Action for U.S. Appl. No. 13/871,526, dated Jan. 5, 2017, 15 pages.
Notice of Allowance for U.S. Appl. No. 14/797,573, dated Dec. 20, 2016, 7 pages.
Author Unknown, “CGHV1J006D: 6 W, 18.0 GHz, GaN HEMT Die,” Cree, Inc., 2014, 9 pages.
Boutros, K.S., et al., “5W GaN MMIC for Millimeter-Wave Applications,” 2006 Compound Semiconductor Integrated Circuit Symposium, Nov. 2006, pp. 93-95.
Chang, S.J. et al., “Improved ESD protection by combining InGaN-GaN MQW LEDs with GaN Schottky diodes,” IEEE Electron Device Letters, Mar. 2003, vol. 24, No. 3, pp. 129-131.
Chao, C-H., et al., “Theoretical demonstration of enhancement of light extraction of flip-chip GaN light-emitting diodes with photonic crystals,” Applied Physics Letters, vol. 89, 2006, 4 pages.
Cho, H., et al., “High Density Plasma Via Hole Etching in SiC,” Journal of Vacuum Science & Technology A: Surfaces and Films, vol. 19, No. 4, Jul./Aug. 2001, pp. 1878-1881.
Darwish, A.M., et al., “Dependence of GaN HEMT Millimeter-Wave Performance on Temperature,” IEEE Transactions on Microwave Theory and Techniques, vol. 57, No. 12, Dec. 2009, pp. 3205-3211.
Fath, P. et al., “Mechanical wafer engineering for high efficiency solar cells: An investigation of the induced surface damage,” Conference Record of the Twenty-Fourth IEEE Photovoltaic Specialists Conference, Dec. 5-9, 1994, vol. 2, pp. 1347-1350.
Han, D.S. et al., “Improvement of Light Extraction Efficiency of Flip-Chip Light-Emitting Diode by Texturing the Bottom Side Surface of Sapphire Substrate,” IEEE Photonics Technology Letters, Jul. 1, 2006, vol. 18, No. 13, pp. 1406-1408.
Hibbard, D.L. et al., “Low Resistance High Reflectance Contacts to p-GaN Using Oxidized Ni/Au and Al or Ag,” Applied Physics Letters, vol. 83, No. 2, Jul. 14, 2003, pp. 311-313.
Krüger, Olaf, et al., “Laser-Assisted Processing of VIAs for AlGaN/GaN HEMTs on SiC Substrates,” IEEE Electron Device Letters, vol. 27, No. 6, Jun. 2006, pp. 425-427.
Lee, S.J., “Study of photon extraction efficiency in InGaN light-emitting diodes depending on chip structures and chip-mount schemes,” Optical Engineering, SPIE, Jan. 2006, vol. 45, No. 1, 14 pages.
Shchekin, O.B. et al., “High performance thin-film flip-chip InGaN-GaN light-emitting diodes,” Applied Physics Letters, vol. 89, 071109, Aug. 2006, 4 pages.
Sheppard, S.T., et al., “High Power Demonstration at 10 GHz with GaN/AlGaN HEMT Hybrid Amplifiers,” 2000 Device Research Conference, Conference Digest, Jun. 2000, pp. 37-38.
Wierer, J.J., et al., “High-power AlGaInN flip-chip light-emitting diodes,” Applied Physics Letters, vol. 78, No. 22, May 28, 2001, pp. 3379-3381.
Windisch, R. et al., “40% Efficient Thin-Film Surface-Textured Light-Emitting Diodes by Optimization of Natural Lithography,” IEEE Transactions on Electron Devices, Jul. 2000, vol. 47, No. 7, pp. 1492-1498.
Windisch, R. et al., “Impact of texture-enhanced transmission on high-efficiency surface-textured light-emitting diodes,” Applied Physics Letters, Oct. 8, 2001, vol. 79, No. 15, pp. 2315-2317.
Final Office Action for U.S. Appl. No. 10/620,205, dated Dec. 16, 2004, 9 pages.
Non-Final Office Action for U.S. Appl. No. 10/620,205, dated Jul. 23, 2004, 7 pages.
Non-Final Office Action for U.S. Appl. No. 10/620,205, dated May 3, 2005, 10 pages.
Non-Final Office Action for U.S. Appl. No. 10/689,980, dated Jan. 26, 2005, 7 pages.
Non-Final Office Action for U.S. Appl. No. 10/689,980, dated May 12, 2005, 8 pages.
Non-Final Office Action for U.S. Appl. No. 11/397,279, dated Oct. 31, 2007, 7 pages.
Notice of Allowance for U.S. Appl. No. 11/397,279, dated Apr. 17, 2008, 7 pages.
Final Office Action for U.S. Appl. No. 10/689,979, dated Jun. 29, 2005, 16 pages.
Non-Final Office Action for U.S. Appl. No. 10/689,979, dated Jan. 11, 2005, 14 pages.
Notice of Allowance for U.S. Appl. No. 10/689,979, dated Oct. 26, 2005, 6 pages.
Non-Final Office Action for U.S. Appl. No. 11/360,734, dated Jan. 18, 2008, 10 pages.
Notice of Allowance for U.S. Appl. No. 11/360,734, dated Aug. 7, 2008, 6 pages.
Final Office Action for U.S. Appl. No. 11/937,207, dated Nov. 19, 2009, 9 pages.
Non-Final Office Action for U.S. Appl. No. 11/937,207, dated Mar. 18, 2010, 10 pages.
Non-Final Office Action for U.S. Appl. No. 11/937,207, dated May 29, 2009, 11 pages.
Notice of Allowance for U.S. Appl. No. 11/937,207, dated Feb. 28, 2011, 8 pages.
Quayle Action for U.S. Appl. No. 11/937,207, dated Nov. 24, 2010, 4 pages.
Final Office Action for U.S. Appl. No. 11/458,833, dated Dec. 15, 2008, 13 pages.
Non-Final Office Action for U.S. Appl. No. 11/458,833, dated Apr. 1, 2008, 10 pages.
Notice of Allowance for U.S. Appl. No. 11/458,833, dated Mar. 9, 2009, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/795,926, dated Dec. 19, 2014, 14 pages.
Non-Final Office Action for U.S. Appl. No. 13/942,998, dated Nov. 19, 2014, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/871,526, dated Dec. 16, 2014, 17 pages.
Invitation to Pay Fees for PCT/US2013/056105, dated Nov. 5, 2013, 7 pages.
International Search Report and Written Opinion for PCT/US2013/056105, dated Feb. 12, 2014, 15 pages.
Non-Final Office Action for U.S. Appl. No. 13/910,202, dated Sep. 25, 2014, 9 pages.
Final Office Action for U.S. Appl. No. 13/910,202, dated Jan. 20, 2015, 10 pages.
International Search Report and Written Opinion for PCT/US2013/056126, dated Oct. 25, 2013, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/927,182, dated May 1, 2014, 7 pages.
Final Office Action for U.S. Appl. No. 13/927,182, dated Sep. 17, 2014, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/974,488, dated Oct. 28, 2014, 8 pages.
Huang, Xiucheng et al., “Analytical Loss Model of High Voltage GaN HEMT in Cascade Configuration,” IEEE Transactions on Power Electronics, vol. 29, No. 5, May 2014, IEEE, pp. 2208-2219.
Lee, Han S., “GaN-on-Silicon-Based Power Switch in Sintered, Dual-Side Cooled Package,” PowerElectronics.com, Jan. 2, 2013, 5 pages, http://powerelectronics.com/discrete-power-semis/gan-silicon-based-power-switch-sintered-dual-side-cooled-package.
Liang, Zhenxian et al., “Embedded Power-An Integration Packaging Technology for IPEMs,” The International Journal of Microcircuits and Electronic Packaging, vol. 23, No. 4, 2000, pp. 481-487.
Li, Xueqing et al., “Investigation of SiC Stack and Discrete Cascades” PowerPoint Presentation, PCIM Europe, May 20-22, 2014, Nuremberg, Germany, 26 slides.
Stevanovic, Ljubisa D. et al., “Low Inductance Power Module with Blade Connector,” 2010 Twenty-Fifth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Feb. 21-25, 2010, IEEE, Palm Springs, CA, pp. 1603-1609.
Lin, C.K. et al., “GaN Lattice Matched ZnO/Pr2O3 Film as Gate Dielectric Oxide Layer for AlGaN/GaN HEMT,” IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2009, IEEE, Dec. 25-27, 2009, Xi'an, China, pp. 408-411.
Lin, H. C. et al., “Leakage current and breakdown electric-field studies on ultrathin atomic-layer-deposited Al2O3 on GaAs,” Applied Physics Letters, vol. 87, 2005, pp. 182094-1 to 182094-3.
Lossy, R. et al., “Gallium nitride MIS-HEMT using atomic layer deposited Al2O3 as gate dielectric,” Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films, vol. 31, No. 1, Jan./Feb. 2013, 6 pages.
Seok, O. et al., “High-breakdown voltage and low on-resistance AlGaN/GaN on Si MOS-HEMTs employing an extended Tan gate on HfO2 gate insulator,” Electronics Letters, vol. 49, No. 6, Institute of Engineering and Technology, Mar. 14, 2013, 2 pages.
Tang, K. et al., “Enhancement-mode GaN Hybrid MOS-HEMTs with Breakdown Voltage of 1300V,” 21st International Symposium on Power Semiconductor Devices & IC's, ISPSD 2009, IEEE, Jun. 14-18, 2009, Barcelona, Spain, pp. 279-282.
Ye, P.D., et al., “GaN MOS-HEMT Using Atomic Layer Deposition Al2O3 as Gate Dielectric and Surface Passivation,” International Journal of High Speed Electronics and Systems, vol. 14, No. 3, 2004, pp. 791-796.
Non-Final Office Action for U.S. Appl. No. 14/731,736, dated Jan. 14, 2016, 10 pages.
Liang, Zhenxian et al., “Embedded Power-A Multilayer Integration Technology for Packaging of IPEMs and PEBBs,” Proceedings of International Workshop on Integrated Power Packaging, Jul. 14-16, 2000, IEEE, pp. 41-45.
Non-Final Office Action for U.S. Appl. No. 13/871,526, dated Mar. 8, 2016, 13 pages.
Notice of Allowance for U.S. Appl. No. 14/731,736, dated May 9, 2016, 8 pages.
Final Office Action for U.S. Appl. No. 14/749,274, dated Jun. 23, 2016, 6 pages.
Non-Final Office Action for U.S. Appl. No. 14/797,573, dated Jul. 7, 2016, 8 pages.
Related Publications (1)
Number Date Country
20160225760 A1 Aug 2016 US
Provisional Applications (1)
Number Date Country
62111869 Feb 2015 US