Claims
- 1. A trench capacitor for use in a DRAM memory cell, the trench capacitor comprising:
a substrate having a substrate surface and a trench formed therein, said trench having a lower trench region, an upper trench region, a base, and walls; a lower capacitor electrode adjoining, in said lower trench region, one of said walls of said trench; a storage dielectric disposed at least partially in said trench; a spacer layer disposed in said upper trench region, said spacer layer adjoining one of said walls of said trench and made from an insulating material; and an upper capacitor electrode disposed at least partially in said trench, said upper electrode formed from at least two layers, said layers in each case extending along said walls and said base of said trench to at least an upper edge of said spacer layer, said layers including a metal-silicide layer and a polysilicon layer.
- 2. The trench capacitor according to claim 1, wherein said substrate is a semiconductor substrate.
- 3. The trench capacitor according to claim 2, wherein said semiconductor substrate is a silicon substrate.
- 4. The trench capacitor according to claim 2, wherein said semiconductor substrate is a silicon-on-insulator substrate.
- 5. The trench capacitor according to claim 3, wherein said spacer layer has a thickness in a direction parallel to said substrate surface to be 15 to 25 nm.
- 6. The trench capacitor according to claim 4, wherein said spacer layer has a thickness in a direction parallel to said substrate surface to be 3 to 7 nm.
- 7. The trench capacitor according to claim 1, wherein said spacer layer is disposed in an upper third to an upper fifth of said trench and does not extend as far as said substrate surface.
- 8. The trench capacitor according to claim 1, wherein said metal-silicide layer contains a compound selected from the group consisting of a silicide compound, a nitride compound, a carbon compound and a silicon/nitrogen compound of a metal.
- 9. The trench capacitor according to claim 8, wherein said metal-silicide layer contains a metal selected from the group consisting of tungsten, titanium, molybdenum, tantanium, cobalt, nickel, niobium, platinum, palladium and rare earths.
- 10. The trench capacitor according to claim 9, wherein said layers of said upper capacitor electrode include a further polysilicon layer.
- 11. A method for fabricating a trench capacitor for use in a DRAM memory cell, which comprises the steps of:
providing a substrate; forming a trench in the substrate; forming a spacer layer made from an insulating material in an upper trench region of the trench; forming a lower capacitor electrode adjoining, in a lower trench region, a wall of the trench; forming a storage dielectric; and forming an upper capacitor electrode containing at least two layers extending along walls and a base of the trench, the layers of the upper capacitor electrode containing a metal-silicide layer and a polysilicon layer, the upper and lower capacitor electrodes and the storage dielectric being disposed at least partially in the trench.
- 12. The method according to claim 11, which further comprises forming the trench in a semiconductor substrate.
- 13. The method according to claim 12, which further comprises using a silicon substrate as the semiconductor substrate.
- 14. The method according to claim 12, which further comprises using a silicon-on-insulator substrate as the semiconductor substrate.
- 15. The method according to claim 13, which further comprises setting a thickness of the spacer layer in a direction parallel to a substrate surface to be 15 to 25 nm.
- 16. The method according to claim 14, which further comprises setting the thickness of the spacer layer in the direction parallel to the substrate surface to be 3 to 7 nm.
- 17. The method according to claim 11, which further comprises disposing the spacer layer in an upper third to an upper fifth of the trench, and removing a part of the spacer layer adjoining a substrate surface after the upper capacitor electrode has been formed.
- 18. The method according to claim 11, which further comprises forming the metal-silicide layer from a compound selected from the group consisting of a silicide compound, a nitride compound, a carbon compound and a silicon/nitrogen compound of a metal.
- 19. The method according to claim 16, which further comprises forming the metal-silicide layer to include a metal selected from the group consisting of tungsten, titanium, molybdenum, tantanium, cobalt, nickel, niobium, platinum, palladium and rare earths.
- 20. The method according to claim 19, which further comprises forming the layers of the upper capacitor electrode to contain a further polysilicon layer.
- 21. A memory cell, comprising:
a substrate having a substrate surface and a trench formed therein, said trench having a lower trench region, an upper trench region, a base, and walls; a trench capacitor, including:
a lower capacitor electrode adjoining, in said lower trench region, one of said walls of said trench; a storage dielectric disposed at least partially in said trench; a spacer layer disposed in said upper trench region, said spacer layer adjoining one of said walls of said trench and made from an insulating material; an upper capacitor electrode disposed at least partially in said trench, said upper electrode formed from at least two layers, said layers in each case extending along said walls and said base of said trench to at least an upper edge of said spacer layer, said layers having a metal-silicide layer and a polysilicon layer; and a selection transistor supported by said substrate and having a source electrode, a drain electrode, a gate electrode and a conductive channel, said upper capacitor electrode connected in an electrically conductive manner to one of said source electrode and said drain electrode.
- 22. A method for fabricating a memory cell, which further comprises:
providing a substrate; forming a trench in the substrate; forming a spacer layer made from an insulating material in an upper trench region of the trench; forming a lower capacitor electrode adjoining, in a lower trench region, a wall of the trench; forming a storage dielectric; forming an upper capacitor electrode containing at least two layers extending along walls and a base of the trench, the layers of the upper capacitor electrode including a metal-silicide layer and a polysilicon layer, the upper and lower capacitor electrodes and the storage dielectric being disposed at least partially in the trench; forming a selection transistor having a source electrode, a drain electrode, a gate electrode and a conductive channel; and connecting the upper capacitor electrode in an electrically conductive manner to one of the source electrode and the drain electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
101 09 564.3 |
Feb 2001 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE02/00515, filed Feb. 13, 2002, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE02/00515 |
Feb 2002 |
US |
Child |
10650817 |
Aug 2003 |
US |