Claims
- 1. A MOS-gated device comprising:
a substrate of a first conductivity type; a common conduction region of said first conductivity type; a base region of a second conductivity type formed over said common conduction region to a first depth; a plurality of trenches formed to extend below said first depth, each trench including a gate insulation layer disposed on at least one side wall thereof and filled with a conductive gate material; a plurality of source regions formed above said base region; and a plurality of field relief regions of said second conductivity formed in said common conduction region and extending to a depth below said first depth; wherein said field relief regions are lightly doped.
- 2. A device according to claim 1, further comprising a source contact in ohmic contact with said source regions.
- 3. A device according to claim 2, further comprising a plurality of highly conductive contact regions formed in said base region, said highly conductive contact regions being disposed between said trenches and in ohmic contact with said source contact.
- 4. A device according to claim 3, wherein each of said highly conductive contact regions is formed at the bottom of a respective recess, and wherein a source region is located at the sidewall of each recess.
- 5. A device according to claim 1, further comprising a drain contact in ohmic contact with said substrate.
- 6. A device according to claim 1, wherein said field relief regions are spaced from said base region.
- 7. A device according to claim 1, wherein said field relief regions merge with said base region.
- 8. A device according to claim 1, further comprising another plurality of field relief regions formed in said common conduction region at a depth below said depth of said plurality of field relief regions.
- 9. A MOS-gated device comprising:
a substrate; a common conduction region of said first conductivity type; a channel region of a second conductivity type formed over said common conduction region to a first depth; a plurality of trenches formed to extend below said first depth, each trench including a gate insulation layer disposed on at least one side wall thereof and filled with a conductive gate material; a plurality of conductive regions of said first conductivity formed above said channel region; and a plurality of field relief regions of said second conductivity formed in said common conduction region and extending to a depth below said first depth; wherein said field relief regions are lightly doped.
- 10. A device according to claim 9, further comprising a first contact in ohmic contact with said conductive regions of said first conductivity.
- 11. A device according to claim 9, wherein said conductive regions of said first conductivity are source regions.
- 12. A device according to claim 9, further comprising a plurality of highly conductive contact regions of said second conductivity formed in said channel region, said highly conductive contact regions of said second conductivity being disposed between said trenches and in ohmic contact with said first contact.
- 13. A device according to claim 12, wherein each of said highly conductive contact regions of said second conductivity is formed at the bottom of a respective recess, and wherein a region of said first conductivity is located at the sidewall of each recess.
- 14. A device according to claim 9, further comprising a second contact in ohmic contact with said substrate.
- 15. A device according to claim 9, wherein said field relief regions are spaced from said channel region.
- 16. A device according to claim 9, wherein said field relief regions merge with said base region.
- 17. A device according to claim 10, wherein said first contact is a source contact.
- 18. A device according to claim 14, wherein said second contact is a drain contact.
- 19. A device according to claim 9, further comprising another plurality of field relief regions formed at a depth below said plurality of field relief regions.
- 20. A method for increasing the breakdown voltage of a MOS-gated device, the MOS-gated device including a channel region of a first conductivity formed over a common conduction region of a second conductivity, the method comprising:
forming a lightly doped field relief region of a same conductivity as said channel region in said common conduction region below said channel region.
- 21. A method according to claim 20, further comprising spacing said field relief region from said channel region.
- 22. A method according to claim 20, further comprising merging said field relief region with said channel region.
- 23. A method according to claim 20, wherein said MOS-gated device includes at least two laterally spaced trenches each supporting a gate structure and further comprising positioning said field relief region in a region between said trenches.
RELATED APPLICATIONS
[0001] The present application relates and claims priority to U.S. Provisional Application No. 60/378,173.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60378173 |
May 2002 |
US |