Claims
- 1. A method for fabricating a semiconductor device with a trenched gate electrode comprising:etching a semiconductor substrate to form a trench having substantially upright vertical surfaces and a bottom surface in the semiconductor substrate; forming a trench-to-gate dielectric layer on the substantially vertical surfaces and the bottom surface inside the trench; forming a trenched gate electrode inside the trench by depositing a polysilicon layer; selectively removing the polysilicon layer to form the trenched gate electrode and a residual polysilicon interconnect to another trenched gate electrode; forming a source region and a drain region in the semiconductor substrate, the source and drain regions being spaced apart by the trench immediately contiguous to the substantially upright vertical sides of the trench; and implanting a channel region formed beneath the bottom of the trench and immediately contiguous to the source region and the drain region.
- 2. The method of claim 1 wherein forming the trenched gate electrode further comprisesplanarizing the layer of polysilicon to substantially planar orientation with a top surface of the semiconductor substrate.
- 3. The method of claim 1 wherein forming the trenched gate electrode further comprisesdepositing and patterning a layer of photoresist on the layer of polysilicon to define the trenched gate electrode and the interconnect.
- 4. The method of claim 1 wherein forming the trenched gate electrode further comprises:forming a layer of tungsten silicide on the layer of polysilicon; depositing and patterning a layer of photoresist on the layer of tungsten silicide; and etching the layer of tungsten silicide to form the trenched gate electrode.
RELATED APPLICATIONS
This is a divisional of application Ser. No. 09/052,051 filed on Mar. 30, 1998 U.S. Pat. No. 6,097,061, which is incorporated by reference herein in its entirety.
The subject matter of this application is related to the subject matter of commonly assigned U.S. patent applications having the following serial numbers and titles: Ser. No. 09/052,057. “A Trenched Gate Non-Volatile Semiconductor Device and Method;”, Ser. No. 09/052,058, “Trenched Gate Semiconductor Device and Method for Low Power Applications;”, and Ser. No. 09/052,062, “Fully Recessed Semiconductor Device and Method for Low Power Applications,” all concurrently filed herewith.
US Referenced Citations (13)
Non-Patent Literature Citations (1)
Entry |
Wolf (Silicon Processing for the VLSI Era, vol. 1, Lattice Press 1986, p. 397). |