Trenched substrate for crystal growth and wafer bonding

Information

  • Patent Grant
  • 8664747
  • Patent Number
    8,664,747
  • Date Filed
    Monday, April 28, 2008
    17 years ago
  • Date Issued
    Tuesday, March 4, 2014
    11 years ago
Abstract
A substrate for a light emitting diode (LED) can have one or more trenches formed therein so as to mitigate stress build up within the substrate due to mismatched thermal coefficients of expansion between the substrate and layers of material, e.g., semiconductor material, formed thereon. In this manner, the likelihood of damage to the substrate, such as cracking thereof, is substantially mitigated.
Description
TECHNICAL FIELD

The present invention relates generally to the fabrication of devices such as light emitting diodes (LEDs). The present invention relates more particularly to the use of a substrate having trenches or the like formed therein so as to mitigate stress in the substrate during the fabrication of LEDs and other devices.


BACKGROUND

The use of substrates, such as those comprised of sapphire, Si, SiC, and ZnO in the fabrication of light emitting diodes (LEDs) is well known. Substrates are generally provided in the form of wafers. A single wafer can define substrates for many, e.g., hundreds or thousands, of LEDs. Layer of materials, such as semiconductors, conductors, and non-conductors, are formed upon such wafers to define the LEDs.


A problem encountered in the contemporary fabrication of LEDs is the undesirable build up of stress in the wafers or substrates, as well as in materials formed upon the wafer or substrate. Such stress can result in deformation, cracking, bending and/or bowing of the wafer or substrate. A deformed, cracked, bent and/or bowed wafer or substrate can result in the rejection of an entire wafer. There is presently a trend toward the use of larger wafers. Such stress related problems occur more frequently as the size of wafers increases and/or the coefficient of thermal expansion mismatch increases.


For example, stress can build up when a substrate having a layer of another material formed thereon is heated or cooled. The substrate and the layer can have substantially different thermal coefficients of expansion. This results in different rates of contraction and expansion between the substrate and the layer, thus causing stress.


BRIEF SUMMARY

Systems and methods are disclosed herein to provide substrates for use in such applications as light emitting diode (LED) fabrication. The substrates can be substantially less susceptible to damage during the fabrication process. For example, in accordance with an example of an embodiment a substrate can be provided that is less likely to deform and/or crack during processing due to a mismatch in the thermal coefficient of expansion between the substrate and material formed thereon.


More particularly, in accordance with an example of an embodiment a substrate for an LED can comprise at least one trench formed therein so as to mitigate stress build up within the substrate. Any desired number of such trenches can be formed in any desired pattern and/or configuration.


In accordance with an example of an embodiment, a method for making LEDs can comprise forming at least one trench in a substrate so as to mitigate stress build up within the substrate. Any desired number of such trenches can be formed in any desired pattern and/or configuration.


Benefits include a substantial reduction in the likelihood of undesirable damage to a wafer during the LED fabrication process. As those skilled in the art will appreciate, such damage can result in the rejection of the entire wafer. A single wafer can contain hundreds or thousands of LEDs. The rejection of a wafer can be undesirably costly. Thus, one or more embodiments can enhance the yield of the LED manufacturing process.


This invention will be more fully understood in conjunction with the following detailed description taken together with the following drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a semi-schematic, cross-sectional, side view of a contemporary substrate, e.g., a wafer, having a layer of material, e.g., semiconductor, conductor, and/or non-conductor, formed thereon according to contemporary practice;



FIG. 2 is a semi-schematic, cross-sectional, side view of the contemporary substrate of FIG. 1, showing the center of the substrate bowed downwardly due to undesirable stress build-up therein during a temperature change and/or during the formation of one or more layers of material on the substrate;



FIG. 3 is a semi-schematic, cross-sectional, side view of the contemporary substrate of FIG. 1, showing the center of the substrate bowed upwardly due to undesirable stress build-up therein during a temperature change and/or during the formation of one or more layers of material on the substrate;



FIG. 4 is a semi-schematic, cross-sectional, side view of a substrate, e.g., a wafer, having a plurality of trenches formed in a bottom surface thereof according to an example of an embodiment;



FIG. 5 is a semi-schematic, cross-sectional, side view of a substrate, e.g., a wafer, having a plurality of trenches formed in both a top and a bottom surface thereof according to an example of an embodiment;



FIG. 6 is a semi-schematic, cross-sectional, side view of a substrate, having a layer of material, e.g., semiconductor, conductor, and/or non-conductor, formed thereon and having a plurality of trenches formed in the layer of material according to an example of an embodiment;



FIG. 7 is a semi-schematic top or bottom view of a substrate (which can be any desired shape, size, or thickness) or a layer of material, e.g., semiconductor, conductor, and/or non-conductor, showing a cross-hatched pattern of trenches formed therein according to an example of an embodiment;



FIG. 8 is a semi-schematic top or bottom view of a substrate or a layer of material, e.g., semiconductor, conductor, and/or non-conductor, showing a concentric circle pattern of trenches formed therein according to an example of an embodiment;



FIG. 9 is a semi-schematic, cross-sectional, side view of a trench having a generally rectangular cross-sectional configuration according to an example of an embodiment;



FIG. 10 is a semi-schematic, cross-sectional, side view of a trench having a generally u-shaped cross-sectional configuration according to an example of an embodiment; and



FIG. 11 is a semi-schematic, cross-sectional, side view of a trench having a generally v-shaped cross-sectional configuration according to an example of an embodiment.





Embodiments of the present invention and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.


DETAILED DESCRIPTION

Systems and methods are disclosed herein to provide substrates, such as sapphire wafers, for use in light emitting diode (LED) fabrication and the like. The wafers can be substantially less susceptible to damage during the fabrication process. For example, the wafers can be substantially less susceptible to damage caused by temperature change during such as the chemical vapor deposition (CVD) and wafer bonding process.


As discussed above, changes in temperature such as those that occur during the chemical vapor deposition process can cause a wafer to deform, crack, or even break apart. When this occurs, the wafer must generally be discarded. Further, it may be necessary to clean debris from the chemical vapor deposition chamber after such an incident.


According to an example of an embodiment, a substrate for an LED can comprise one or more trenches formed therein so as to mitigate stress build up within the substrate. Any desired number of trenches and configuration of trenches can be used.


The trenches can be generally linear. That is, the trenches can be defined by one or more lines. The lines can intersect one another. For example, the lines can form a cross-hatched, crisscross, or checker-board like pattern. The lines can be oriented randomly.


The trenches can be curved. For example, the trenches can define a non-overlapping concentric circle or bull's eye like pattern. Alternatively, the trenches can define a pattern of overlapping curved lines.


The trenches can define a regular pattern. Alternatively, the trenches can define an irregular pattern. Any desired pattern of straight, curved, regular, and irregular trenches can be used. For example, the trenches can define one or more squares, rectangles, circles, ovals, or other geometric patterns.


The trenches can be formed upon one surface of the wafer. The trenches can be formed upon either the top (the surface upon which materials are deposited during the LED fabrication process) or the bottom surface of the wafer. The trenches can be formed upon both the top and bottom surfaces of the wafer.


When formed upon both surfaces of a wafer, the trenches can be offset with respect to one another. Alternatively, the trenches on the top and bottom surfaces of a wafer can be co-incident with one another. Any desired combination of offset and co-incident trenches can be used.


The trenches can have a depth that is between approximately ⅙ and approximately ½ of the thickness of the substrate. For example, the trenches can have a depth that is approximately ⅓ of the thickness of the substrate deep. The trenches can have any desired depth.


The trenches can be generally rectangular in cross-section. The trenches can be generally u-shaped in cross-section. The trenches can be generally v-shaped in cross-section. The trenches can have any desire cross-sectional shape.


The trenches can extend along at least one or more crystal lattice directions. The trenches can be generally perpendicular to a crystal lattice direction. The trenches can form any desired angle with respect to a crystal lattice direction.


One or more trenches can be formed in a material that is formed upon the wafer. Such trenches can be formed in the manner discussed herein with respect to trenches formed in the wafer. Trenches can be formed in both the wafer and a material formed thereon.


The trenches in the wafer or the material formed thereon can be formed by laser ablation, electron beam etching, chemical etching, die sawing, or any combination thereof. The trenches in the material formed upon the wafer can be formed by patterning. The trenches can be formed by any desired method.


Referring now to FIG. 1, a contemporary wafer 100 has a layer of material 101 formed on it. The wafer 100 can be formed of sapphire, for example. The layer of material 101 can be semiconductor, conductor, non-conductor, or a combination thereof. The layer of material 101 can generally define one or more LEDs or portions thereof. The wafer 100 can have a diameter of approximately ¼ inch to approximately twelve inches. For example, the wafer 100 can have a diameter of approximately two inches. The wafer 100 can have a thickness of approximately 100 microns to approximately four millimeters. For example, the wafer 100 can have a thickness of approximately 400 microns.


Referring now to FIG. 2, the contemporary wafer 100 and layer of material 101 can deform when a temperature change occurs. For example, the center of the wafer 100 and layer of material 101 can bow downwardly when heated or cooled. Such bowing downwardly can occur when the wafer 100 and the layer of material 101 are heated and the wafer 100 has a higher coefficient of expansion with respect to that of the layer of material 101.


Referring now to FIG. 3, the wafer 100 and layer of material 101 can deform such that the center of the wafer 100 and layer of material 101 can bow upwardly when heated or cooled. Such bowing upwardly can occur when the wafer 100 and the layer of material 101 are cooled and the wafer 100 has a higher coefficient of expansion with respect to that of the layer of material 101.


Thus, the wafer 100 can contract or expand more than the layer of material 101 when the wafer 100 and layer of material 101 are cooled or heated. Similarly, the layer of material 101 can contract or expand more than the wafer 100 when the wafer 100 and layer of material 101 are cooled or heated.


Regardless of how the wafer 100 and layer of material 101 deform in response to cooling or heating thereof, such deformation can result in the generation of undesirable stresses in the substrate and layer of material 101. As those skilled in the art will appreciate, such stresses can result in the formation and propagation of defects, e.g., cracks, in the wafer 100 and/or layer of material 101.


As discussed above, such defects can result in the rejection of LEDs fabricated upon the wafer 100 and can even result in the rejection of the entire wafer 100. In some instances, debris can be formed when a substrate cracks and this debris can damage nearby wafers in a process chamber and can even necessitate premature maintenance, e.g., cleaning, of the chamber, plumbing, and/or vacuum pumps.


Referring now to FIG. 4, one or more trenches 401 can be formed in either the wafer 100 or the layer of material 101 (FIGS. 1-3) so as to inhibit the formation of stress therein during temperature changes. As shown in FIG. 4, a plurality of trenches 401 can be formed in the bottom surface 410 of the substrate, for example. Alternatively, such trenches can be formed in the top surface 411 (see FIG. 5) of the wafer 100.


When the wafer 100 and the layer of material 101 deform (such as is shown in FIGS. 2 and 3), such trenches 401 inhibit the undesirable build up of stress. Thus, such trenches 401 substantially reduce the likelihood of damaging a wafer during processing thereof when fabricating LEDs.


Any desired depth, Dimension A, of the trenches 401 can be used. The depth of the trenches 401 can be between approximately 1/10 and approximately 9/10 of the thickness of the wafer 100. For example, the depth of the trenches 401 can be approximately ⅕ of the thickness of the wafer 100.


More particularly, the depth of the trenches 401 can be between approximately ⅙ and approximately ½ of the thickness of the wafer 100. As a further example, the depth of the trenches 401 can be approximately ⅓ of the thickness of the wafer 100.


Any desired width, Dimension B, of the trenches 401 can be used. The trenches 401 can have a width, Dimension B, of between approximately 1 micron and approximately 100 microns. For example, the trenches 401 can have a width, Dimension B, of approximately 20 microns.


Indeed, different trenches can have different depths, widths, and/or distances from one another on a given wafer 100.


Referring now to FIG. 5, trenches 401 and 402 can be formed both in the bottom surface 410 and the top surface 411 of the wafer 100. As shown in FIG. 5, the trenches 401 on the bottom surface 410 are offset with respect to the trenches 402 on the top surface 411 of the wafer 100. Alternatively, the trenches 401 on the bottom surface 410 can be co-incident with respect to the trenches 402 on the top surface 411 of the wafer 100.


Trenches 401 on the bottom surface 410 of the wafer 100 can form the same pattern as trenches 402 on the top surface 411 of the wafer 100. Alternatively, trenches 401 on the bottom surface 410 of the wafer 100 can form a different pattern wither respect to trenches 402 on the top surface 411 of the wafer 100.


Referring now to FIG. 6, trenches 602 can be formed in a layer of material 601 formed upon the wafer 100. The layer of material 601 can have a thickness of between approximately 0.1 micron and approximately four inches. For example, the layer of material 601 can have a thickness of approximately 10 microns.


Such trenches 602 formed in the layer of material 601 can be either in place of or in addition to trenches 401 formed in the bottom surface 410 of the wafer 100 and/or trenches 402 formed in the top surface 411 of the wafer 100. The dimensions/ratios associated with trenches formed in the layer of material 601 can be similar to those of trenches formed in the wafer 100 or can be different therefrom.


Referring now to FIG. 7, the trenches can be formed in any desired pattern. For example, trenches are formed in a pattern of crossing lines 701. One or more of the lines can be defined with respect to crystal lattice orientation lines of the wafer 100. For example, the lines can be formed along crystal lattice orientation lines of the wafer 100, if desired. Any desired spacing between adjacent lines 701 can be used. Any desired angle between intersecting lines 701 can be used.


The distance between adjacent lines 701 (and thus between adjacent trenches) can be between approximately 100 microns and approximately two millimeters. For example, the distance between adjacent lines 701 can be approximately 200 microns.


Referring now to FIG. 8, the trenches can be formed in a series of concentric circles 702. Any desired number of circles 702 can be used. Any desired spacing between adjacent circles 702 can be used.


The distance between adjacent circles 702 (and thus between adjacent trenches) can be between approximately 100 microns and approximately two millimeters. For example, the distance between adjacent circles 702 can be approximately 200 microns.


Referring now to FIGS. 9-11, the trenches can have any desired cross-sectional configuration. For example, the trenches can have a generally rectangular (FIG. 9) configuration, a generally u-shaped (FIG. 10) configuration, or a generally v-shaped (FIG. 11) configuration. At least some of the trenches can have a length approximately equal to a diameter of the wafer 100, as shown in FIG. 7. At least some of the trenches can have a length approximately equal to a circumference of the wafer 100, as shown in FIG. 8.


Although the term “wafer” is used herein, those skilled in the art will appreciate that aspects of embodiments are applicable to various different substrates. For example, aspects of embodiments can be applied to the substrates of individual dice or LEDs. As such, use of the term “wafer” is by way of example only, and not by way of limitation.


Further, such substrates or wafers can be formed from any desired material. For example, such substrate or wafers can be formed from sapphire, Spinel, ceramic, glass, silicon, SiC, ZnO, or any combination thereof, for example. Indeed, the substrate can be formed of any desired material.


Since the substrates can be substantially less susceptible to damage, such as deformation and/or cracking, yield can be enhanced. Further, expensive down time cause by the need to clean a chemical vapor deposition chamber or the like after a wafer breaks apart therein can be avoided.


Embodiments described above illustrate, but do not limit, the invention. It should also be understood that numerous modifications and variations are possible in accordance with the principles of the present invention. Accordingly, the scope of the invention is defined only by the following claims.

Claims
  • 1. A device comprising: a wafer having an upper surface and a bottom surface:a layer of material formed on the upper surface of the wafer;at least one trench formed on an upper surface of the layer; andan LED including a plurality of semiconductor layers, which are formed on the upper surface of the layer and the trench(es),wherein the trench(es) are configured to mitigate stress caused by a difference between a thermal coefficient of expansion of the wafer and a thermal coefficient of expansion of the plurality of semiconductor layers.
  • 2. The device as recited in claim 1, wherein the wafer comprises sapphire.
  • 3. The device as recited in claim 1, wherein the trench(es) are generally linear.
  • 4. The device as recited in claim 1, wherein the trench(es) define a cross-hatched pattern.
  • 5. The device as recited in claim 1, wherein the trench(es) define a regular pattern.
  • 6. The device as recited in claim 1, wherein a depth of the trench(es) is approximately ⅓ of a thickness of the layer.
  • 7. The device as recited in claim 1, wherein the trench(es) are generally rectangular in cross-section.
  • 8. The device as recited in claim 1, wherein the trench(es) are generally u-shaped in cross-section.
  • 9. The device as recited in claim 1, wherein the trench(es) are generally v-shaped in cross-section.
  • 10. The device as recited in claim 1, wherein the trench(es) extend along at least one crystal lattice direction.
  • 11. The device as recited in claim 1, wherein the trench(es) extend along a plurality of crystal lattice directions.
  • 12. The device as recited in claim 1, wherein: a diameter of the wafer is between approximately 1/4 inch and approximately twelve inches;a thickness of the wafer is between approximately 100 microns and four millimeters;a width of the trench(es) is between approximately one micron and approximately 100 microns; anda distance between the trenches is between approximately 100 microns and approximately 2 millimeters.
  • 13. The device as recited in claim 1, wherein: a diameter of the wafer is approximately two inches;a thickness of the wafer is approximately 400 microns;a width of the trench(es) is approximately 20 microns; anda distance between the trenches is approximately 200 microns.
  • 14. The device as recited in claim 1, wherein the trench(es) have a depth between approximately 1/6 and approximately 1/2 of a thickness of the wafer.
  • 15. The device as recited in claim 1, wherein at least some of the trench(es) have a length approximately equal to a diameter of the wafer.
  • 16. The device as recited in claim 1, wherein at least some of the trench(es) have a length approximately equal to a circumference of the wafer.
  • 17. The device as recited in claim 1, further comprising at least one trench formed on the bottom surface of the wafer, wherein the trench(es) formed on the bottom surface of the wafer are configured to mitigate stress within the wafer caused by the difference between the thermal coefficient of expansion of the wafer and the thermal coefficient of expansion of the plurality of semiconductor layers.
  • 18. The device as recited in claim 1, wherein the trench(es) define a concentric circle pattern.
  • 19. The device as recited in claim 1, wherein at least some of the trench(es) formed on the bottom surface of the wafer have a length approximately equal to a diameter of the wafer.
  • 20. The device as recited in claim 1, wherein at least some of the trench(es) formed on the bottom surface of the wafer have a length approximately equal to a circumference of the wafer.
  • 21. The device as recited in claim 1, further comprising at least one trench formed on the upper surface of the wafer, wherein the trench(es) formed on the upper surface of the wafer are configured to mitigate stress within the wafer caused by the difference between the thermal coefficient of expansion of the wafer and the thermal coefficient of expansion of the plurality of semiconductor layers.
  • 22. The device as recited in claim 1, further comprising at least one trench formed on the upper surface of the wafer and at least one trench formed on the bottom surface of the wafer, wherein the trench(es) formed on the upper surface of the wafer and the trench(es) formed on the bottom surface of the wafer are configured to mitigate stress within the wafer caused by the difference between the thermal coefficient of expansion of the wafer and the thermal coefficient of expansion of the plurality of semiconductor layers.
  • 23. A device comprising: a wafer having an upper surface and a bottom surface;a layer formed on the upper surface of the wafer and having at least one trench, the trench(es) formed on an upper surface of the layer and having a depth between approximately 1/6 and approximately 1/2 of a thickness of the wafer; andan LED including a plurality of semiconductor layers, which are formed on the upper surface of the layer and the trench(es),wherein the trench(es) are configured to mitigate stress caused by a difference between a thermal coefficient of expansion of the wafer and a thermal coefficient of expansion of the plurality of semiconductor layers, andthe trench(es) define a concentric circle pattern.
  • 24. The device as recited in claim 23, further comprising at least one trench formed on the bottom surface of the wafer, wherein the trench(es) formed on the bottom surface of the wafer are configured to mitigate stress within the wafer caused by a difference between a thermal coefficient of expansion of the wafer and a thermal coefficient of expansion of the plurality of semiconductor layers.
  • 25. The device as recited in claim 24, wherein the trench(es) formed on the bottom surface of the wafer have a depth between approximately 1/6 and approximately 1/2 of a thickness of the wafer.
  • 26. The device as recited in claim 23, further comprising at least one trench formed on the upper surface of the wafer, wherein the trench(es) formed on the upper surface of the wafer are configured to mitigate stress within the wafer caused by a difference between a thermal coefficient of expansion of the wafer and a thermal coefficient of expansion of the plurality of semiconductor layers.
  • 27. The device as recited in claim 23, further comprising at least one trench formed on the upper surface of the wafer and at least one trench formed on the bottom surface of the wafer, wherein the trench(es) formed on the upper surface of the wafer and the trench(es) formed on the bottom surface of the wafer are configured to mitigate stress within the wafer caused by a difference between a thermal coefficient of expansion of the wafer and a thermal coefficient of expansion of the plurality of semiconductor layers.
US Referenced Citations (61)
Number Name Date Kind
5306662 Nakamura et al. Apr 1994 A
5408120 Manabe et al. Apr 1995 A
5468678 Nakamura et al. Nov 1995 A
5563422 Nakamura et al. Oct 1996 A
5578839 Nakamura et al. Nov 1996 A
5734182 Nakamura et al. Mar 1998 A
5747832 Nakamura et al. May 1998 A
5753939 Sassa et al. May 1998 A
5777350 Nakamura et al. Jul 1998 A
5959307 Nakamura et al. Sep 1999 A
5959401 Asami et al. Sep 1999 A
6005258 Manabe et al. Dec 1999 A
6040588 Koide et al. Mar 2000 A
RE36747 Manabe et al. Jun 2000 E
6215133 Nakamura et al. Apr 2001 B1
6265726 Manabe et al. Jul 2001 B1
6326236 Koide et al. Dec 2001 B1
6420733 Koide et al. Jul 2002 B2
6541293 Koide et al. Apr 2003 B2
6610995 Nakamura et al. Aug 2003 B2
6657236 Thibeault et al. Dec 2003 B1
6800500 Coman et al. Oct 2004 B2
6838693 Kozaki Jan 2005 B2
6849881 Harle et al. Feb 2005 B1
6891197 Bhat et al. May 2005 B2
6906352 Edmond et al. Jun 2005 B2
6916676 Sano et al. Jul 2005 B2
6951695 Xu et al. Oct 2005 B2
6977395 Yamada et al. Dec 2005 B2
7026653 Sun Apr 2006 B2
7106090 Harle et al. Sep 2006 B2
7115908 Watanabe et al. Oct 2006 B2
7138286 Manabe et al. Nov 2006 B2
7193246 Tanizawa et al. Mar 2007 B1
7262436 Kondoh et al. Aug 2007 B2
7312474 Emerson et al. Dec 2007 B2
7335920 Denbaars et al. Feb 2008 B2
7345297 Yamazoe et al. Mar 2008 B2
7348602 Tanizawa Mar 2008 B2
7402838 Tanizawa et al. Jul 2008 B2
7442966 Bader et al. Oct 2008 B2
7446345 Emerson et al. Nov 2008 B2
7491565 Coman et al. Feb 2009 B2
7547908 Grillot et al. Jun 2009 B2
7611917 Emerson et al. Nov 2009 B2
7709851 Bader et al. May 2010 B2
7737459 Edmond et al. Jun 2010 B2
7754514 Yajima et al. Jul 2010 B2
7772125 Kawashima et al. Aug 2010 B2
7791061 Edmond et al. Sep 2010 B2
7791101 Bergmann et al. Sep 2010 B2
7795623 Emerson et al. Sep 2010 B2
7910945 Donofrio et al. Mar 2011 B2
7939844 Hahn et al. May 2011 B2
7947994 Tanizawa et al. May 2011 B2
8021904 Chitnis Sep 2011 B2
8030665 Nagahama et al. Oct 2011 B2
20030089946 Hshieh et al. May 2003 A1
20050145862 Kim et al. Jul 2005 A1
20070173036 Kusunoki Jul 2007 A1
20080142846 Kim et al. Jun 2008 A1
Foreign Referenced Citations (39)
Number Date Country
2626431 May 1994 JP
2681733 May 1994 JP
2917742 Jun 1994 JP
2827794 Aug 1994 JP
2778405 Sep 1994 JP
2803741 Sep 1994 JP
2785254 Jan 1995 JP
2956489 Mar 1996 JP
2666237 Apr 1996 JP
2735057 Sep 1996 JP
2890396 Dec 1996 JP
3250438 Dec 1996 JP
3135041 Jun 1997 JP
3209096 Dec 1997 JP
3506874 Jan 1998 JP
3654738 Feb 1998 JP
3795624 Feb 1998 JP
3304787 May 1998 JP
3344257 Aug 1998 JP
3223832 Sep 1998 JP
3374737 Dec 1998 JP
3314666 Mar 1999 JP
4118370 Jul 1999 JP
4118371 Jul 1999 JP
3548442 Aug 1999 JP
3622562 Nov 1999 JP
3424629 Aug 2000 JP
4860024 Aug 2000 JP
3063756 Sep 2000 JP
4629178 Sep 2000 JP
3063757 Oct 2000 JP
3511970 Oct 2000 JP
3551101 May 2001 JP
3427265 Jun 2001 JP
3646649 Oct 2001 JP
3780887 May 2002 JP
3890930 May 2002 JP
3786114 Apr 2004 JP
4904261 Mar 2012 JP
Related Publications (1)
Number Date Country
20090267083 A1 Oct 2009 US