The present invention relates generally to the fabrication of devices such as light emitting diodes (LEDs). The present invention relates more particularly to the use of a substrate having trenches or the like formed therein so as to mitigate stress in the substrate during the fabrication of LEDs and other devices.
The use of substrates, such as those comprised of sapphire, Si, SiC, and ZnO in the fabrication of light emitting diodes (LEDs) is well known. Substrates are generally provided in the form of wafers. A single wafer can define substrates for many, e.g., hundreds or thousands, of LEDs. Layer of materials, such as semiconductors, conductors, and non-conductors, are formed upon such wafers to define the LEDs.
A problem encountered in the contemporary fabrication of LEDs is the undesirable build up of stress in the wafers or substrates, as well as in materials formed upon the wafer or substrate. Such stress can result in deformation, cracking, bending and/or bowing of the wafer or substrate. A deformed, cracked, bent and/or bowed wafer or substrate can result in the rejection of an entire wafer. There is presently a trend toward the use of larger wafers. Such stress related problems occur more frequently as the size of wafers increases and/or the coefficient of thermal expansion mismatch increases.
For example, stress can build up when a substrate having a layer of another material formed thereon is heated or cooled. The substrate and the layer can have substantially different thermal coefficients of expansion. This results in different rates of contraction and expansion between the substrate and the layer, thus causing stress.
Systems and methods are disclosed herein to provide substrates for use in such applications as light emitting diode (LED) fabrication. The substrates can be substantially less susceptible to damage during the fabrication process. For example, in accordance with an example of an embodiment a substrate can be provided that is less likely to deform and/or crack during processing due to a mismatch in the thermal coefficient of expansion between the substrate and material formed thereon.
More particularly, in accordance with an example of an embodiment a substrate for an LED can comprise at least one trench formed therein so as to mitigate stress build up within the substrate. Any desired number of such trenches can be formed in any desired pattern and/or configuration.
In accordance with an example of an embodiment, a method for making LEDs can comprise forming at least one trench in a substrate so as to mitigate stress build up within the substrate. Any desired number of such trenches can be formed in any desired pattern and/or configuration.
Benefits include a substantial reduction in the likelihood of undesirable damage to a wafer during the LED fabrication process. As those skilled in the art will appreciate, such damage can result in the rejection of the entire wafer. A single wafer can contain hundreds or thousands of LEDs. The rejection of a wafer can be undesirably costly. Thus, one or more embodiments can enhance the yield of the LED manufacturing process.
This invention will be more fully understood in conjunction with the following detailed description taken together with the following drawings.
Embodiments of the present invention and their advantages are best understood by referring to the detailed description that follows. It should be appreciated that like reference numerals are used to identify like elements illustrated in one or more of the figures.
Systems and methods are disclosed herein to provide substrates, such as sapphire wafers, for use in light emitting diode (LED) fabrication and the like. The wafers can be substantially less susceptible to damage during the fabrication process. For example, the wafers can be substantially less susceptible to damage caused by temperature change during such as the chemical vapor deposition (CVD) and wafer bonding process.
As discussed above, changes in temperature such as those that occur during the chemical vapor deposition process can cause a wafer to deform, crack, or even break apart. When this occurs, the wafer must generally be discarded. Further, it may be necessary to clean debris from the chemical vapor deposition chamber after such an incident.
According to an example of an embodiment, a substrate for an LED can comprise one or more trenches formed therein so as to mitigate stress build up within the substrate. Any desired number of trenches and configuration of trenches can be used.
The trenches can be generally linear. That is, the trenches can be defined by one or more lines. The lines can intersect one another. For example, the lines can form a cross-hatched, crisscross, or checker-board like pattern. The lines can be oriented randomly.
The trenches can be curved. For example, the trenches can define a non-overlapping concentric circle or bull's eye like pattern. Alternatively, the trenches can define a pattern of overlapping curved lines.
The trenches can define a regular pattern. Alternatively, the trenches can define an irregular pattern. Any desired pattern of straight, curved, regular, and irregular trenches can be used. For example, the trenches can define one or more squares, rectangles, circles, ovals, or other geometric patterns.
The trenches can be formed upon one surface of the wafer. The trenches can be formed upon either the top (the surface upon which materials are deposited during the LED fabrication process) or the bottom surface of the wafer. The trenches can be formed upon both the top and bottom surfaces of the wafer.
When formed upon both surfaces of a wafer, the trenches can be offset with respect to one another. Alternatively, the trenches on the top and bottom surfaces of a wafer can be co-incident with one another. Any desired combination of offset and co-incident trenches can be used.
The trenches can have a depth that is between approximately ⅙ and approximately ½ of the thickness of the substrate. For example, the trenches can have a depth that is approximately ⅓ of the thickness of the substrate deep. The trenches can have any desired depth.
The trenches can be generally rectangular in cross-section. The trenches can be generally u-shaped in cross-section. The trenches can be generally v-shaped in cross-section. The trenches can have any desire cross-sectional shape.
The trenches can extend along at least one or more crystal lattice directions. The trenches can be generally perpendicular to a crystal lattice direction. The trenches can form any desired angle with respect to a crystal lattice direction.
One or more trenches can be formed in a material that is formed upon the wafer. Such trenches can be formed in the manner discussed herein with respect to trenches formed in the wafer. Trenches can be formed in both the wafer and a material formed thereon.
The trenches in the wafer or the material formed thereon can be formed by laser ablation, electron beam etching, chemical etching, die sawing, or any combination thereof. The trenches in the material formed upon the wafer can be formed by patterning. The trenches can be formed by any desired method.
Referring now to
Referring now to
Referring now to
Thus, the wafer 100 can contract or expand more than the layer of material 101 when the wafer 100 and layer of material 101 are cooled or heated. Similarly, the layer of material 101 can contract or expand more than the wafer 100 when the wafer 100 and layer of material 101 are cooled or heated.
Regardless of how the wafer 100 and layer of material 101 deform in response to cooling or heating thereof, such deformation can result in the generation of undesirable stresses in the substrate and layer of material 101. As those skilled in the art will appreciate, such stresses can result in the formation and propagation of defects, e.g., cracks, in the wafer 100 and/or layer of material 101.
As discussed above, such defects can result in the rejection of LEDs fabricated upon the wafer 100 and can even result in the rejection of the entire wafer 100. In some instances, debris can be formed when a substrate cracks and this debris can damage nearby wafers in a process chamber and can even necessitate premature maintenance, e.g., cleaning, of the chamber, plumbing, and/or vacuum pumps.
Referring now to
When the wafer 100 and the layer of material 101 deform (such as is shown in
Any desired depth, Dimension A, of the trenches 401 can be used. The depth of the trenches 401 can be between approximately 1/10 and approximately 9/10 of the thickness of the wafer 100. For example, the depth of the trenches 401 can be approximately ⅕ of the thickness of the wafer 100.
More particularly, the depth of the trenches 401 can be between approximately ⅙ and approximately ½ of the thickness of the wafer 100. As a further example, the depth of the trenches 401 can be approximately ⅓ of the thickness of the wafer 100.
Any desired width, Dimension B, of the trenches 401 can be used. The trenches 401 can have a width, Dimension B, of between approximately 1 micron and approximately 100 microns. For example, the trenches 401 can have a width, Dimension B, of approximately 20 microns.
Indeed, different trenches can have different depths, widths, and/or distances from one another on a given wafer 100.
Referring now to
Trenches 401 on the bottom surface 410 of the wafer 100 can form the same pattern as trenches 402 on the top surface 411 of the wafer 100. Alternatively, trenches 401 on the bottom surface 410 of the wafer 100 can form a different pattern wither respect to trenches 402 on the top surface 411 of the wafer 100.
Referring now to
Such trenches 602 formed in the layer of material 601 can be either in place of or in addition to trenches 401 formed in the bottom surface 410 of the wafer 100 and/or trenches 402 formed in the top surface 411 of the wafer 100. The dimensions/ratios associated with trenches formed in the layer of material 601 can be similar to those of trenches formed in the wafer 100 or can be different therefrom.
Referring now to
The distance between adjacent lines 701 (and thus between adjacent trenches) can be between approximately 100 microns and approximately two millimeters. For example, the distance between adjacent lines 701 can be approximately 200 microns.
Referring now to
The distance between adjacent circles 702 (and thus between adjacent trenches) can be between approximately 100 microns and approximately two millimeters. For example, the distance between adjacent circles 702 can be approximately 200 microns.
Referring now to
Although the term “wafer” is used herein, those skilled in the art will appreciate that aspects of embodiments are applicable to various different substrates. For example, aspects of embodiments can be applied to the substrates of individual dice or LEDs. As such, use of the term “wafer” is by way of example only, and not by way of limitation.
Further, such substrates or wafers can be formed from any desired material. For example, such substrate or wafers can be formed from sapphire, Spinel, ceramic, glass, silicon, SiC, ZnO, or any combination thereof, for example. Indeed, the substrate can be formed of any desired material.
Since the substrates can be substantially less susceptible to damage, such as deformation and/or cracking, yield can be enhanced. Further, expensive down time cause by the need to clean a chemical vapor deposition chamber or the like after a wafer breaks apart therein can be avoided.
Embodiments described above illustrate, but do not limit, the invention. It should also be understood that numerous modifications and variations are possible in accordance with the principles of the present invention. Accordingly, the scope of the invention is defined only by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5306662 | Nakamura et al. | Apr 1994 | A |
5408120 | Manabe et al. | Apr 1995 | A |
5468678 | Nakamura et al. | Nov 1995 | A |
5563422 | Nakamura et al. | Oct 1996 | A |
5578839 | Nakamura et al. | Nov 1996 | A |
5734182 | Nakamura et al. | Mar 1998 | A |
5747832 | Nakamura et al. | May 1998 | A |
5753939 | Sassa et al. | May 1998 | A |
5777350 | Nakamura et al. | Jul 1998 | A |
5959307 | Nakamura et al. | Sep 1999 | A |
5959401 | Asami et al. | Sep 1999 | A |
6005258 | Manabe et al. | Dec 1999 | A |
6040588 | Koide et al. | Mar 2000 | A |
RE36747 | Manabe et al. | Jun 2000 | E |
6215133 | Nakamura et al. | Apr 2001 | B1 |
6265726 | Manabe et al. | Jul 2001 | B1 |
6326236 | Koide et al. | Dec 2001 | B1 |
6420733 | Koide et al. | Jul 2002 | B2 |
6541293 | Koide et al. | Apr 2003 | B2 |
6610995 | Nakamura et al. | Aug 2003 | B2 |
6657236 | Thibeault et al. | Dec 2003 | B1 |
6800500 | Coman et al. | Oct 2004 | B2 |
6838693 | Kozaki | Jan 2005 | B2 |
6849881 | Harle et al. | Feb 2005 | B1 |
6891197 | Bhat et al. | May 2005 | B2 |
6906352 | Edmond et al. | Jun 2005 | B2 |
6916676 | Sano et al. | Jul 2005 | B2 |
6951695 | Xu et al. | Oct 2005 | B2 |
6977395 | Yamada et al. | Dec 2005 | B2 |
7026653 | Sun | Apr 2006 | B2 |
7106090 | Harle et al. | Sep 2006 | B2 |
7115908 | Watanabe et al. | Oct 2006 | B2 |
7138286 | Manabe et al. | Nov 2006 | B2 |
7193246 | Tanizawa et al. | Mar 2007 | B1 |
7262436 | Kondoh et al. | Aug 2007 | B2 |
7312474 | Emerson et al. | Dec 2007 | B2 |
7335920 | Denbaars et al. | Feb 2008 | B2 |
7345297 | Yamazoe et al. | Mar 2008 | B2 |
7348602 | Tanizawa | Mar 2008 | B2 |
7402838 | Tanizawa et al. | Jul 2008 | B2 |
7442966 | Bader et al. | Oct 2008 | B2 |
7446345 | Emerson et al. | Nov 2008 | B2 |
7491565 | Coman et al. | Feb 2009 | B2 |
7547908 | Grillot et al. | Jun 2009 | B2 |
7611917 | Emerson et al. | Nov 2009 | B2 |
7709851 | Bader et al. | May 2010 | B2 |
7737459 | Edmond et al. | Jun 2010 | B2 |
7754514 | Yajima et al. | Jul 2010 | B2 |
7772125 | Kawashima et al. | Aug 2010 | B2 |
7791061 | Edmond et al. | Sep 2010 | B2 |
7791101 | Bergmann et al. | Sep 2010 | B2 |
7795623 | Emerson et al. | Sep 2010 | B2 |
7910945 | Donofrio et al. | Mar 2011 | B2 |
7939844 | Hahn et al. | May 2011 | B2 |
7947994 | Tanizawa et al. | May 2011 | B2 |
8021904 | Chitnis | Sep 2011 | B2 |
8030665 | Nagahama et al. | Oct 2011 | B2 |
20030089946 | Hshieh et al. | May 2003 | A1 |
20050145862 | Kim et al. | Jul 2005 | A1 |
20070173036 | Kusunoki | Jul 2007 | A1 |
20080142846 | Kim et al. | Jun 2008 | A1 |
Number | Date | Country |
---|---|---|
2626431 | May 1994 | JP |
2681733 | May 1994 | JP |
2917742 | Jun 1994 | JP |
2827794 | Aug 1994 | JP |
2778405 | Sep 1994 | JP |
2803741 | Sep 1994 | JP |
2785254 | Jan 1995 | JP |
2956489 | Mar 1996 | JP |
2666237 | Apr 1996 | JP |
2735057 | Sep 1996 | JP |
2890396 | Dec 1996 | JP |
3250438 | Dec 1996 | JP |
3135041 | Jun 1997 | JP |
3209096 | Dec 1997 | JP |
3506874 | Jan 1998 | JP |
3654738 | Feb 1998 | JP |
3795624 | Feb 1998 | JP |
3304787 | May 1998 | JP |
3344257 | Aug 1998 | JP |
3223832 | Sep 1998 | JP |
3374737 | Dec 1998 | JP |
3314666 | Mar 1999 | JP |
4118370 | Jul 1999 | JP |
4118371 | Jul 1999 | JP |
3548442 | Aug 1999 | JP |
3622562 | Nov 1999 | JP |
3424629 | Aug 2000 | JP |
4860024 | Aug 2000 | JP |
3063756 | Sep 2000 | JP |
4629178 | Sep 2000 | JP |
3063757 | Oct 2000 | JP |
3511970 | Oct 2000 | JP |
3551101 | May 2001 | JP |
3427265 | Jun 2001 | JP |
3646649 | Oct 2001 | JP |
3780887 | May 2002 | JP |
3890930 | May 2002 | JP |
3786114 | Apr 2004 | JP |
4904261 | Mar 2012 | JP |
Number | Date | Country | |
---|---|---|---|
20090267083 A1 | Oct 2009 | US |