Claims
- 1. A method of integrating the fabrication of a twin MONOS memory cell array and a CMOS logic device circuit comprising:
providing a substrate having a memory area and a logic area; simultaneously defining a logic gate in said logic area and a memory gate in said memory area wherein a logic memory boundary structure is also formed wherein said logic gate comprises a gate oxide layer underlying a first conducting layer and wherein said memory gate and said logic memory boundary structure comprise a gate oxide layer underlying a first conducting layer underlying a cap nitride layer; forming an oxide-nitride-oxide (ONO) layer overlying said substrate, said logic gate, said memory gate, and said logic memory boundary structure; conformally depositing a polysilicon layer overlying said ONO layer; etching back said polysilicon layer to leave polysilicon spacers on sidewalls of said logic gate, said memory gate, and said logic memory boundary structure wherein said polysilicon spacers form control gates in said memory area; forming source/drain regions in said logic area using said logic gate and said polysilicon spacers as an implantation mask; thereafter removing said polysilicon spacers in said logic area; forming source/drain regions in said memory area using said control gates as an implantation mask; saliciding said control gates and said source/drain region in said logic area; and depositing an oxide layer overlying said salicided gates and source/drain regions to complete integration of said fabrication of said twin MONOS memory MONOS memory cell array and said CMOS logic device circuit.
- 2. The method according to claim 1 wherein said step of simultaneously defining a logic gate in said logic area and a memory gate in said memory area comprises:
forming said gate oxide layer on said substrate; depositing said first conducting layer overlying said gate oxide layer; depositing said cap nitride layer overlying said first conducting layer in said memory area; patterning said first and second cap oxide layers and said cap nitride layer to form a hard mask wherein said first and second cap oxide layers form said hard mask; and etching away said cap nitride layer, said first conducting layer, and said gate oxide layer where they are not covered by said hard mask to form said memory gate in said memory area and said logic gate in said logic area.
- 3. The method according to claim 1 wherein said gate oxide layer has a thickness of between about 2 and 10 nanometers.
- 4. The method according to claim 1 wherein said first conducting layer comprises polysilicon having a thickness of between about 150 and 250 nm.
- 5. The method according to claim 2 wherein said first and second cap oxide layers have a thickness of about 30 nm.
- 6. The method according to claim 1 wherein said cap nitride layer has a thickness of between about 100 and 200 nm.
- 7. The method according to claim 2 wherein said step of etching away said cap nitride layer, said first conducting layer, and said gate oxide layer is a reactive ion etch wherein the etch rate of nitride is close to the etch rate of polysilicon and wherein the etch rate of oxide is much slower than the etch rate of polysilicon.
- 8. The method according to claim 1 wherein said step of simultaneously defining a logic gate in said logic area and a memory gate in said memory area comprises:
forming said gate oxide layer on said substrate; depositing said first conducting layer overlying said gate oxide layer wherein said first conducting layer comprises a polysilicon layer underlying a tungsten/tungsten nitride layer; depositing said cap nitride layer overlying said first conducting layer; patterning said cap nitride layer and said tungsten/tungsten nitride layer to form a hard mask; thereafter depositing a nitride layer overlying said hard mask and said polysilicon layer wherein said nitride layer protects said tungsten/tungsten nitride layer from oxidation; and thereafter etching away polysilicon layer and said gate oxide layer where they are not covered by said hard mask to form said memory gate in said memory area and said logic gate in said logic area.
- 9. The method according to claim 1 before said step of forming said ONO layer, further comprising.
depositing a layer of silicon oxide overlying said memory gate, said logic gate, and said logic memory boundary structure; implanting boron ions into said substrate to adjust threshold voltage; and forming lightly doped source/drain (LDD) regions in said logic area and in said memory area.
- 10. The method according to claim 9 wherein said step of forming LDD regions further comprises:
implanting ions into said substrate to form LDD regions in said logic area; thereafter forming disposable sidewall spacers on said memory gate and said logic memory boundary structure; implanting ions into said memory area using said disposable sidewalls spacers as a mask to form said LDD regions in said memory area; and thereafter removing said disposable sidewall spacers.
- 11. The method according to claim 10 wherein said disposable sidewall spacers are chosen from the group consisting of polysilicon, silicon nitride, and borophosphosilicate glass (BPSG).
- 12. The method according to claim 1 wherein said first conducting layer comprises polysilicon and wherein said step of forming said ONO layer comprises:
using an in-situ steam generation (ISSG) tool to grow a first silicon dioxide layer overlying said substrate, said first conducting layer, said cap nitride layer; depositing a silicon nitride layer overlying said first silicon dioxide layer by treating said first silicon dioxide layer in an NH3 ambient at greater than 850° C.; and growing a second silicon dioxide layer overlying said silicon nitride layer using said ISSG tool.
- 13. The method according to claim 12 wherein said first silicon dioxide layer has a thickness of between about 3.0 and 5.0 nm, the silicon nitride layer has a thickness of between about 3 and 6 nm, and the second silicon dioxide layer has a thickness of between about 3 and 8 nm
- 14. The method according to claim 1 before said step of conformally depositing a polysilicon layer overlying said ONO layer further comprising:
etching away the oxide-nitride portion of said ONO layer overlying said substrate using DSW as an etching mask; and forming a third oxide layer overlying a first oxide portion of said ONO layer remaining whereby at least an outside portion of said polysilicon spacers has no nitride layer thereunder.
- 15. The method according to claim 1 wherein said polysilicon layer is phosphorus or arsenic doped and is deposited by chemical vapor deposition to a thickness of between about 60 and 100 nm.
- 16. The method according to claim 1 further comprising etching back said polysilicon spacers in said memory area until a top surface of said polysilicon spacers is below a top surface of said first conducting layer of said memory gate and said logic memory boundary structure.
- 17. The method according to claim 1 further comprising saliciding said logic gate and said source/drain region in said memory area.
- 18. The method according to claim 1 further comprising:
planarizing said oxide layer to a top surface of said cap nitride layer; removing exposed said cap nitride layer in said memory area to expose said first conducting layer; depositing a second conducting layer overlying said oxide layer and exposed said first conducting layer; and patterning said second conducting layer to form a word gate in said memory area.
- 19. The method according to claim 18 wherein said step of planarizing said oxide layer comprises chemical mechanical polishing (CMP) and wherein a dummy nitride pattern is formed in said logic area to prevent dishing during said CMP process.
- 20. The method according to claim 18 wherein said second conducting layer is chosen from the group containing polysilicon, tungsten/polysilicon, and tungsten silicon/polysilicon.
- 21. The method according to claim 18 wherein said second conducting layer is deposited to a thickness of between about 15 and 20 nm.
- 22. The method according to claim 1 further comprising:
opening a contact hole through said oxide layer to a source/drain region in said memory area; and filling said contact hole with a tungsten layer.
- 23. The method according to claim 22 after said step of saliciding said control gates, further comprising:
depositing a silicon nitride layer overlying said substrate and said control gates; depositing a dielectric layer overlying said silicon nitride layer and etching back said dielectric layer to a level of a top surface of said control gates; and repeating the following steps until said control gates are completely covered: depositing a thin silicon nitride layer overlying said control gates and said dielectric layer; and etching back said thin silicon nitride layer to form thin silicon nitride spacers.
- 24. A method of integrating the fabrication of a twin MONOS memory cell array and a CMOS logic device circuit comprising:
providing a substrate having a memory area and a logic area; simultaneously defining a logic gate in said logic area and a memory gate in said memory area wherein a logic memory boundary structure is also formed wherein said logic gate comprises a gate oxide layer underlying a first conducting layer and wherein said memory gate and said logic memory boundary structure comprise a gate oxide layer underlying a first conducting layer underlying a cap nitride layer; forming an oxide-nitride-oxide (ONO) layer overlying said substrate, said logic gate, said memory gate, and said logic memory boundary structure; conformally depositing a polysilicon layer overlying said ONO layer; etching back said polysilicon layer to leave polysilicon spacers on sidewalls of said logic gate, said memory gate, and said logic memory boundary structure; forming source/drain regions in said logic area using said logic gate and said polysilicon spacers as an implantation mask; thereafter removing said polysilicon spacers in said logic area; etching back said polysilicon spacers in said memory area until a top surface of said polysilicon spacers is below a top surface of said first conducting layer of said memory gate and said logic memory boundary structure whereby said polysilicon spacers form control gates in said memory area; forming source/drain regions in said memory area using said control gates as an implantation mask; saliciding said control gates, said logic gates, and said source/drain regions; depositing an oxide layer overlying said salicided gates and source/drain regions and planarizing said oxide layer to a top surface of said cap nitride layer; removing exposed said cap nitride layer in said memory area to expose said first conducting layer; depositing a second conducting layer overlying said oxide layer and exposed said first conducting layer; and patterning said second conducting layer to form a word gate in said memory area to complete integration of said fabrication of said twin MONOS memory MONOS memory cell array and said CMOS logic device circuit.
- 25. The method according to claim 24 wherein said step of simultaneously defining a logic gate in said logic area and a memory gate in said memory area comprises:
forming said gate oxide layer on said substrate; depositing said first conducting layer overlying said gate oxide layer; forming a first cap oxide layer over said first conducting layer in said logic area; depositing said cap nitride layer overlying said first conducting layer in said memory area and overlying said first cap oxide layer in said logic area; forming a second cap oxide layer overlying said cap nitride layer in said memory area; and patterning said first and second cap oxide layers and said cap nitride layer to form a hard mask wherein said first and second cap oxide layers form said hard mask; and etching away said cap nitride layer, said first conducting layer, and said gate oxide layer where they are not covered by said hard mask to form said memory gate in said memory area and said logic gate in said logic area.
- 26. The method according to claim 25 wherein said gate oxide layer has a thickness of between about 2 and 10 nanometers.
- 27. The method according to claim 25 wherein said first conducting layer comprises polysilicon having a thickness of between about 150 and 250 nm.
- 28. The method according to claim 26 wherein said first and second cap oxide layers have a thickness of about 30 nm.
- 29. The method according to claim 25 wherein said cap nitride layer has a thickness of between about 100 and 200 nm.
- 30. The method according to claim 25 wherein said step of etching away said cap nitride layer, said first conducting layer, and said gate oxide layer is a reactive ion etch wherein the etch rate of nitride is close to the etch rate of polysilicon and wherein the etch rate of oxide is much slower than the etch rate of polysilicon
- 31. The method according to claim 24 before said step of forming said ONO layer, further comprising:
depositing a layer of silicon oxide overlying said memory gate, said logic gate, and said logic memory boundary structure; implanting boron ions into said substrate to adjust threshold voltage under said control gate; and forming lightly doped source/drain (LDD) regions in said logic area and in said memory area.
- 32. The method according to claim 31 wherein said step of forming LDD regions further comprises:
implanting ions into said substrate to form LDD regions in said logic area; thereafter forming disposable sidewall spacers on said memory gate and said logic memory boundary structure; implanting ions into said memory area using said disposable sidewalls spacers as a mask to form said LDD regions in said memory area; and thereafter removing said disposable sidewall spacers.
- 33. The method according to claim 32 wherein said disposable sidewall spacers are chosen from the group consisting of: polysilicon, silicon nitride, and borophosphosilicate glass (BPSG).
- 34. The method according to claim 24 wherein said first conducting layer comprises polysilicon and wherein said step of forming said ONO layer comprises:
using an in-situ steam generation (ISSG) tool to grow a first silicon dioxide layer overlying said substrate, said first conducting layer, said cap nitride layer; depositing a silicon nitride layer overlying said first silicon dioxide layer by treating said first silicon dioxide layer in an NH3 ambient at greater than 850° C.; and growing a second silicon dioxide layer overlying said silicon nitride layer using said ISSG tool.
- 35. The method according to claim 34 wherein said first silicon dioxide layer has a thickness of between about 3.0 and 5.0 nm, the silicon nitride layer has a thickness of between about 3 and 6 nm, and the second silicon dioxide layer has a thickness of between about 3 and 8 nm.
- 36. The method according to claim 24 before said step of conformably depositing a polysilicon layer overlying said ONO layer further comprising:
etching away the oxide-nitride portion of said ONO layer overlying said substrate; and forming a third oxide layer overlying a first oxide portion of said ONO layer remaining whereby at least an outside portion of said polysilicon spacers has no nitride layer thereunder.
- 37. The method according to claim 24 wherein said polysilicon layer is phosphorus or arsenic doped and is deposited by chemical vapor deposition to a thickness of between about 60 and 100 nm.
- 38. The method according to claim 24 wherein said step of planarizing said oxide layer comprises chemical mechanical polishing (CMP) and wherein a dummy nitride pattern is formed in said logic area to prevent dishing during said CMP process.
- 39. The method according to claim 24 wherein said second conducting layer is chosen from the group containing polysilicon, tungsten/polysilicon, and tungsten silicon/polysilicon.
- 40. The method according to claim 24 wherein said word gate in said memory area is formed by:
patterning said second conducting layer and underlying said first conducting layer; and implanting boron ions into said substrate adjacent to said word line to prevent word line to word line leakage.
- 41. The method according to claim 24 wherein said second conducting layer is deposited to a thickness of between about 150 and 250 nanometers.
- 42. A method of integrating the fabrication of a twin MONOS memory cell array and a CMOS logic device circuit comprising:
providing a substrate having a memory area and a logic area; forming STI for memory cell isolation and logic active area isolation simultaneously defining a logic gate in said logic area and a memory gate in said memory area wherein a logic memory boundary structure is also formed wherein said logic gate comprises a gate oxide layer underlying a first conducting layer and wherein said memory gate and said logic memory boundary structure comprise a gate oxide layer underlying a first conducting layer underlying a cap nitride layer; forming an oxide-nitride-oxide (ONO) layer overlying said substrate, said logic gate, said memory gate, and said logic memory boundary structure; conformally depositing a polysilicon layer overlying said ONO layer; etching back said polysilicon layer to leave polysilicon spacers on sidewalls of said logic gate, said memory gate, and said logic memory boundary structure whereby said polysilicon spacers form control gates in said memory area; forming source/drain regions in said logic area using said logic gate and said polysilicon spacers as an implantation mask; thereafter removing said polysilicon spacers in said logic area; forming source/drain regions in said memory area using said control gates as an implantation mask; saliciding said control gates and said source/drain regions in said logic area; depositing an oxide layer overlying said salicided gates and source/drain regions; opening a contact hole through said oxide layer to a source/drain region in said memory area; and filling said contact hole with a tungsten layer to complete integration of said fabrication of said twin MONOS memory MONOS memory cell array and said CMOS logic device circuit.
- 43. The method according to claim 42 wherein said step of simultaneously defining a logic gate in said logic area and a memory gate in said memory area comprises:
forming said gate oxide layer on said substrate; depositing said first conducting layer overlying said gate oxide layer wherein said first conducting layer comprises a polysilicon layer underlying a tungsten/tungsten nitride layer; depositing said cap nitride layer overlying said first conducting layer; patterning said cap nitride layer and said tungsten/tungsten nitride layer to form a hard mask; thereafter depositing a nitride layer overlying said hard mask and said polysilicon layer wherein said nitride layer protects said tungsten/tungsten nitride layer from oxidation; and thereafter etching away polysilicon layer and said gate oxide layer where they are not covered by said hard mask to form said memory gate in said memory area and said logic gate in said logic area.
- 44. The method according to claim 42 wherein said gate oxide layer has a thickness of between about 2 and 10 nanometers.
- 45. The method according to claim 43 wherein said polysilicon layer has a thickness of between about 150 and 250 nm.
- 46. The method according to claim 42 wherein said cap nitride layer has at thickness of between about 100 and 200 nm.
- 47. The method according to claim 42 before said step of forming said ONO layer, further comprising:
depositing a layer of silicon oxide overlying said memory gate, said logic gate, and said logic memory boundary structure; implanting boron ions into said substrate to adjust threshold voltage under said control gate; and forming lightly doped source/drain (LDD) regions in said logic area and in said memory area.
- 48. The method according to claim 42 wherein said step of forming LDD regions further comprises:
implanting ions into said substrate to form LDD regions in said logic area; thereafter forming disposable sidewall spacers on said memory gate and said logic memory boundary structure; implanting ions into said memory area using said disposable sidewalls spacers as a mask to form said LDD regions in said memory area; and thereafter removing said disposable sidewall spacers.
- 49. The method according to claim 48 wherein said disposable sidewall spacers are chosen from the group consisting of: polysilicon, silicon nitride, and borophosphosilicate glass (BPSG).
- 50. The method according to claim 42 wherein said step of forming said ONO layer comprises:
using an in-situ steam generation (ISSG) tool to grow a first silicon dioxide layer overlying said substrate, said first conducting layer, said cap nitride layer; depositing a silicon nitride layer overlying said first silicon dioxide layer by treating said first silicon dioxide layer in an NH3 ambient at greater than 850° C.; and growing a second silicon dioxide layer overlying said silicon nitride layer using said ISSG tool.
- 51. The method according to claim 50 wherein said first silicon dioxide layer has a thickness of between about 3.0 and 5.0 nm, the silicon nitride layer has a thickness of between about 3 and 6 nm, and the second silicon dioxide layer has a thickness of between about 3 and 8 nm.
- 52. The method according to claim 42 before said step of conformally depositing a polysilicon layer overlying said ONO layer further comprising:
etching away the oxide-nitride portion of said ONO layer overlying said substrate; and forming a third oxide layer overlying a first oxide portion of said ONO layer remaining whereby at least an outside portion of said polysilicon spacers has no nitride layer thereunder.
- 53. The method according to claim 42 wherein said polysilicon layer is phosphorus or arsenic doped and is deposited by chemical vapor deposition to a thickness of between about 60 and 100 nm.
- 54. The method according to claim 42 after said step of saliciding said control gates, further comprising:
depositing a silicon nitride layer overlying said substrate and said control gates; depositing a dielectric layer overlying said silicon nitride layer and etching back said dielectric layer to a level of a top surface of said control gates; and repeating the following steps until said control gates are completely covered:
depositing a thin silicon nitride layer overlying said control gates and said dielectric layer; and etching back said thin silicon nitride layer to form thin silicon nitride spacers.
- 55. A twin MONOS memory cell array and CMOS logic device circuit integrated circuit device comprising:
a field implant memory cell isolation in a memory area; a salicided logic gate and an adjacent salicided source/drain region in a logic area; a memory gate and an adjacent salicided source/drain region in said memory area; control gates on sidewalls of said memory gate isolated from said memory gate by an oxide-nitride-oxide (ONO) layer; and a salicided word gate contacting said memory gate.
- 56. The device according to claim 55 wherein said control gates are parallel to a bit line and wherein said word line is perpendicular to said control gates and to said bit line.
- 57. The device according to claim 55 wherein said memory gate and said logic gate comprise polysilicon.
- 58. The device according to claim 55 wherein said word line is selected from the group containing polysilicon, tungsten/polysilicon, and tungsten silicide/polysilicon.
- 59. The device according to claim 55 wherein said ONO layer also underlies said control gates.
- 60. The device according to claim 55 wherein said ONO layer does not underlie the portion of said control gates adjacent to said source/drain region.
- 61. A twin MONOS memory cell array and CMOS logic device circuit integrated circuit device comprising:
a shallow trench isolation for memory cell isolation and logic device isolation; a logic gate and an adjacent salicided source/drain region in a logic area; a memory gate and an adjacent source/drain region in a memory area; control gates on sidewalls of said memory gate isolated from said memory gate by all oxide-nitride-oxide (ONO) layer; and a local wiring through a dielectric level contacting said source/drain region in said memory area.
- 62. The device according to claim 61 wherein said control gates are parallel to a word line and wherein a bit line is perpendicular to said control gates and to said word line.
- 63. The device according to claim 61 wherein said memory gate and said logic gate comprise polysilicon underlying a tungsten/tungsten nitride layer underlying a cap nitride layer.
- 64. The device according to claim 61 wherein said ONO layer also underlies said control gates.
- 65. The device according to claim 61 wherein said ONO layer does not underlie the portion of said control gates adjacent to said source/drain region.
- 66. A twin MONOS memory cell array and CMOS logic device circuit integrated circuit device comprising:
a shallow trench isolation for said memory device isolation along a direction of said bit line and a shallow trench isolation for said logic device isolation; logic gates and adjacent salicided source/drain regions in a logic area; dual metal bit lines to contact diffusions individually on each side of a memory gate in a memory area wherein said memory gate acts as a word line; control gates on sidewalls of said memory gate along said word line and adjacent source/drain diffusions wherein said control gates on sidewalls of said memory gate are isolated from said memory gate by a dielectric layer wherein a dielectric layer also underlies said control gates and wherein said word lines and said control gates are perpendicular to said bit lines; alternating extensions of said contact diffusions between said word lines along a bit line direction for bit contacts wherein said extensions of said contact diffusions on one side contact one of said dual metal bit lines and on the other side contact another of said dual metal bit lines; and a local wiring through a dielectric level contacting one of said source/drain regions in said memory area.
- 67. The device according to claim 66 wherein said memory gate and said logic gate compromise polysilicon underlying a tungsten/tungsten nitride layer underlying a cap nitride layer.
- 68. The device according to claim 66 wherein said dielectric layer comprises oxide-nitride-oxide (ONO).
- 69. The device according to claim 66 wherein said dielectric layer does not underlie the portion of said control gates adjacent to said source/drain region.
- 70. A twin MONOS memory cell array and CMOS logic device circuit integrated circuit device comprising:
logic gates and adjacent salicided source/drain regions in a logic area; memory gates and adjacent source/drain regions in a memory area; control gates on sidewalls of said memory gates isolated from said memory gates by an oxide-nitride-oxide (ONO) layer word lines parallel to said control gates; a first diffusion area on one side of said word lines wherein said first diffusion area is divided into bits by shallow trench isolation regions; a second diffusion area on another side of said word lines wherein said second diffusion area forms a continuous diffusion line; and a metal line overlying said word lines and perpendicular to said word lines wherein said metal line contacts each of said bits of said first diffusion area and wherein said metal line acts as a bit line and wherein said metal line does not contact said continuous diffusion line and wherein said continuous diffusion line acts as a source line;
- 71. The device according to claim 70 wherein said memory gate and said logic gate comprise polysilicon underlying a tungsten/tungsten nitride layer underlying a cap nitride layer.
- 72. The device according to claim 70 wherein said ONO layer also underlies said control gates.
- 73. The device according to claim 70 wherein said ONO layer does not underlie the portion of said control gates adjacent to said source/drain region.
Parent Case Info
[0001] The instant application claims priority to U.S. Provisional Application Serial No. 60/270,455 filed on Feb. 22, 2001 and U.S. Provisional Application Serial No. 60/278,623 filed on Mar. 26, 2001, which are herein incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60270455 |
Feb 2001 |
US |
|
60278623 |
Mar 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09994084 |
Nov 2001 |
US |
Child |
10356446 |
Feb 2003 |
US |