Claims
- 1. An apparatus comprising:
a first layer of a semiconductor first material on a substrate; a second material deposited on the first material having a property such that it is morphologically mismatched with the first material, wherein the second material is one of a semiconductor and a metal; and wherein the first layer has a thickness selected to allow mechanical compliance of the first material with a deposition of the second material to reduce an interlayer stress generated at an interlayer interface between the first material and the second material due to the morphological mismatch between the first material and the second material.
- 2. The apparatus of claim 1, wherein a thickness of the first layer is less than 10 microns.
- 3. The apparatus of claim 1, wherein the interlayer stress is generated by a coefficient of thermal expansion mismatch between the first material and the second material.
- 4. The apparatus of claim 1, wherein the first layer comprises a mechanically compliant section of the first material with a partial deposition of the second material deposited on the section of the first material.
- 5. The apparatus of claim 1, wherein the first layer comprises at least one mechanically compliant etched section of the first material to allow mechanical compliance to reduce an etching interlayer stress due to a morphological mismatch between the first material and a second material.
- 6. The apparatus of claim 1, wherein the morphological mismatch comprises the second material having one of a smaller crystalline lattice than the first material and a larger crystalline lattice than the first material.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The application is a Divisional of co-pending application Ser. No. 09/917,301, filed Jul. 26, 2001 by applicant, Dawei Zheng, entitled “Use of Membrane Properties to Reduce Residual Stress in an Interlayer Region.”
Divisions (1)
|
Number |
Date |
Country |
Parent |
09917301 |
Jul 2001 |
US |
Child |
10238081 |
Sep 2002 |
US |