Database WPIL, No. 94-216 380 Derwent Publications Ltd., London; & TW, A,224 539 (United Microelectronics Corp.). |
Stolfa et al, "A BiCMOS 0.8 .mu.m Process With A Toolkit For Mixed-Mode Design," IEEE Cust. Integ. Circs. Conf., 9-12 May 1993, pp. 24.2.1-24.2.4. |
Ratnam et al, "The effect of Isolation Edge Profile on the Leakage and Breakdown Characteristics of Advanced Bipolar Transistors," IEEE Bipolar Circs. & Tech. Meeting, 7-8 Oct. 1992, pp. 117-120. |
Alvarez, BiCMOS Technology and Applications (Kluwer Acad Pub., 2d ed.), 1933, p. 76. |
Blauschild, "High Voltage Analog Performance with Low-Voltage Digital Devices," IEEE J. Solid-State Circuits, vol. SC-13, No. 6, Dec. 1978, pp. 754-759. |
Burnett et al, "Bipolar Reliability Optimization through Surface Compensation of the Base Profile," IEEE Int'l Reliability Physics Symp., 31 Mar.-2 Apr. 1992, pp. 107-111. |
Havemann et al, "Process Integration Issues for Submicron BiCMOS Technology", Solid State Technology, Jun. 1992, pp. 71-76. |
Simonton et al, "Channeling Effects in Ion Implantation", SRC Pub C93061, Feb. 1993, pp. 64-84. |
Taft et al, "Optimization of Two-Dimensional Collector Doping Profiles for Submicron BiCMOS Technologies", IEEE Int'l Elec. Devs. Meeting, 1991, pp. 33.6.1-33.6.4. |