"Dual On-Chip Instruction Cache Organization in High Speed Processors," IBM Technical Disclosure Bulletin, vol. 37, No. 12, Dec. 1994, pp. 213-214. |
International Search Report for Application No. PCT/US99/01466 mailed May 17, 1999. |
John L Hennessy & David A Patterson, "Computer Architecture A Quantitative Approch," 1990, pp. 408-414. |
Intel Pentium Family User's Manual, vol. 2: 82496/82497 Cache Controller and 82491/82492 Cache SRAM Data Book, 1994 (Intel Order No. 241429-003), pp. 5-30 through 5-31. |
Minagawa et al., "Pre-Decoding Mechanism for Superscalar Architecture," IEEE, pp. 21-24, 1991. |