The present disclosure relates to fabrication of semiconductor devices, in particular, the formation of a shallow epitaxial silicon (Epi) layer on a silicon substrate.
In particular, in the fabrication of field effect transistors (FETs) for power applications whether used in integrated semiconductor devices or discrete semiconductor devices, a low on resistance of such a device is generally desired. When designing a vertical power transistor, generally, the substrate serves as a drain and a load current flows through the substrate to the drain contact. Hence, the substrate is required to have a low resistance for such devices. The formation of a low RdsOn vertical-current-flow FET requires the use of a highly doped substrate in order to minimize the series resistance to the wafer backside. However, the doping levels required to achieve this are far too high to create a device with adequate breakdown voltage. The conventional growth of an epitaxial silicon (Epi) layer in a silicon substrate is achieved under atmospheric pressure which results in a gradual transition between the highly doped substrate and the lightly doped Epi-layer suitable for power FET device formation. In addition the concentration of dopant in the Epi generally is not tightly controlled. A relatively large Epi-layer thickness is thus required to obtain a light enough background concentration which again increases the series resistance, thereby limiting performance of the power FET device.
Therefore, a need exists for a high power field effect transistor (FET) device having high breakdown voltage and low RdsOn.
According to an embodiment, a method for forming an epitaxial layer on a substrate, may comprise the steps of forming a heavily doped silicon substrate; depositing an epitaxial layer at sub atmospheric pressure on the heavily doped silicon substrate; and implanting dopant into the epitaxial layer by ion implantation to form a lightly doped epitaxial layer.
According to a further embodiment, the epitaxial layer may have a thickness of about 1.0 to 2.0 microns. According to a further embodiment, the epitaxial layer may have a thickness of about 1.5 to 2.0 microns. According to a further embodiment, the method may further comprise the step of implanting and annealing the silicon substrate and lightly doped epitaxial layer. According to a further embodiment, the method may further comprise forming a high breakdown voltage power field effect transistor (FET) in said epitaxial layer, wherein the doping of the substrate and the thickness and doping of the epitaxial layer provide for a low on-resistance of the power FET. According to a further embodiment, the epitaxial layer can be lightly doped. According to a further embodiment, no dopant may be added for depositing the epitaxial layer. According to a further embodiment, the substrate can be doped with a concentration of about 10+19-10+20. According to a further embodiment, the low pressure can be up to 50,000 (fifty thousand) Pa. According to a further embodiment, the low pressure can be 2660 Pa.
According to another embodiment, a semiconductor device may comprise a heavily doped silicon substrate; an epitaxial layer deposited at sub atmospheric pressure on the heavily doped silicon substrate, wherein dopant is implanted into the epitaxial layer by ion implantation to form a lightly doped epitaxial layer.
According to a further embodiment of the semiconductor device, the epitaxial layer may have a thickness of about 1.0 to 2.0 microns. According to a further embodiment of the semiconductor device, the epitaxial layer may have a thickness of about 1.5 to 2.0 microns. According to a further embodiment of the semiconductor device, the silicon substrate and lightly doped epitaxial layer can be implanted and annealed. According to a further embodiment of the semiconductor device, a high breakdown voltage power field effect transistor (FET) can be formed in said epitaxial layer, wherein the doping of the substrate and the thickness and doping of the epitaxial layer provide for a low on-resistance of the power FET. According to a further embodiment of the semiconductor device, the epitaxial layer can be lightly doped. According to a further embodiment of the semiconductor device, no dopant can be added for the deposited epitaxial layer. According to a further embodiment of the semiconductor device, the substrate can be doped with a concentration of about 10+19-10+20 . According to a further embodiment of the semiconductor device, the sub atmospheric pressure can be up to 50,000 (fifty thousand) Pa. According to a further embodiment of the semiconductor device, the sub atmospheric pressure can be 2660 Pa.
According to the teachings of this disclosure, a different approach in forming the Epi-layer is used. According to various embodiments, a highly doped substrate serves as a base material. Then, a low pressure, in particular sub atmospheric pressure Epitaxial silicon (Epi) deposition, for example a deposition of the Epi-layer at a pressure of 2660 (two thousand six hundred sixty) Pa, is performed. Preferably, the sub-atmospheric pressure can be up to ½ atmospheric pressure, for example up to 50,000 (fifty thousand) Pa. According to other embodiments, other sub-atmospheric pressures can be used. According to various embodiments, the Epi deposition may have a very low, or no dopant present. This results in a lightly doped and relatively shallow deposition of an Epi layer on the highly (heavily) doped silicon (Si) substrate. According to various embodiments, the sub atmospheric pressure Epi deposition allows maintaining a sharp transition between the lightly doped shallow Epi-layer and the highly doped Si substrate. By using a sub atmospheric pressure Epi-layer deposition, according to an embodiment, the thickness of the Epi-layer can be preferably reduced to about 1.5-2.0 microns. However, according to other embodiments, a reduction to about 1.0-2.0 microns is also possible. In addition, precise control of the shallow Epi-layer's lightly doped concentration can be realized by the use of ion implantation. This well controlled shallow layer doping concentration allows a reduction in the depth of the low concentration area, thus reducing parasitic substrate resistance that is suitable for creating a high power FET device having high breakdown voltage and low RdsOn.
Advantages of the invention disclosed herein are for example but not limited to: 1) fabrication of a high breakdown voltage power FET having a low RdsOn, 2) a higher performance power FET resulting from improved RdsOn characteristics, 3) less variation of parameters of power FET devices through better process control, and 4) reduction of manufacturing costs by the elimination of complex fabrication steps that were previously required to link the drain to the substrate.
In the On-state, a channel is formed within the area of regions 120 and 125 covered by the gate reaching from the surface into the regions 120 and 125, respectively. Thus, current can flow as indicated by the horizontal arrow. This particular cell structure must provide for a sufficient width of gate 140 to allow for this current to turn into a vertical current flowing to the drain side as indicated by the vertical arrows.
While embodiments of this disclosure have been depicted, described, and are defined by reference to example embodiments of the disclosure, such references do not imply a limitation on the disclosure, and no such limitation is to be inferred. The subject matter disclosed is capable of considerable modification, alteration, and equivalents in form and function, as will occur to those ordinarily skilled in the pertinent art and having the benefit of this disclosure. The depicted and described embodiments of this disclosure are examples only, and are not exhaustive of the scope of the disclosure.
This application claims the benefit of U.S. Provisional Application No. 61/416,410 filed on Nov. 23, 2010, entitled “USING LOW PRESSURE EPI TO ENABLE LOW RDSON FET”, which is incorporated herein in its entirety.
| Number | Date | Country | |
|---|---|---|---|
| 61416410 | Nov 2010 | US |