Wafer-level light emitting diode and wafer-level light emitting diode package

Information

  • Patent Grant
  • 9882102
  • Patent Number
    9,882,102
  • Date Filed
    Thursday, August 25, 2016
    9 years ago
  • Date Issued
    Tuesday, January 30, 2018
    7 years ago
Abstract
A light-emitting diode including a semiconductor stack including a first semiconductor layer, a second semiconductor layer, and an active layer disposed between the first and second semiconductor layers, wherein the second semiconductor layer and the active layer provide a contact region exposing the first semiconductor layer, a first bump arranged on a first side of the semiconductor stack and being electrically connected to the first semiconductor layer via the contact region, a second bump arranged on the first side of the semiconductor stack and being electrically connected to the second semiconductor layer, a first insulation layer disposed covering a side surface of the first bump, and a wavelength converter disposed on a second side of the semiconductor stack. The wavelength converter laterally extends beyond the semiconductor stack. The first insulation layer includes a side surface that is flush with a side surface of the wavelength converter.
Description
BACKGROUND OF THE INVENTION

Field of the Invention


The invention relates to a light emitting diode package and a method of fabricating the same and, more particularly, to a wafer-level light emitting diode package and a method of fabricating the same.


Description of the Background


A light emitting diode (LED) is a semiconductor device that includes an N-type semiconductor and a P-type semiconductor, and emits light through recombination of holes and electrons. Such an LED has been used in a wide range of applications such as display devices, traffic lights, and backlight units. Further, considering the potential merits of lower power consumption and longer lifespan than existing electric bulbs or fluorescent lamps, the application range of LEDs has been expanded to general lighting by replacing existing incandescent lamps and fluorescent lamps.


The LED may be used in an LED module. The LED module is manufactured through a process of fabricating an LED chip at a wafer level, a packaging process, and a modulation process. Specifically, semiconductor layers are grown on a substrate such as a sapphire substrate, and subjected to a wafer-level patterning process to fabricate LED chips having electrode pads, followed by division into individual chips (chip fabrication process). Then, after mounting the individual chips on a lead frame or a printed circuit board, the electrode pads are electrically connected to lead terminals via bonding wires, and the LED chips are covered by a molding member, thereby providing an LED package (packaging process). Then, the LED package is mounted on a circuit board such as a metal core printed circuit board (MC-PCB), thereby providing an LED module such as a light source module (modulation process).


In the packaging process, a housing and/or the molding member may be provided to the LED chip to protect the LED chip from the external environment. In addition, a phosphor may be contained in the molding member to convert light emitted by the LED chip so that the LED package may emit a white light, thereby providing a white LED package. Such a white LED package may be mounted on the circuit board such as the MC-PCB and a secondary lens may be provided to the LED package to adjust orientation characteristics of light emitted from the LED package, thereby providing a desired white LED module.


However, it may be difficult to achieve miniaturization and satisfactory heat dissipation of the conventional LED package including the lead frame or printed circuit board. Furthermore, luminous efficiency of the LED may be deteriorated due to absorption of light by the lead frame or the printed circuit board, electric resistance heating by the lead terminals, and the like.


In addition, the chip fabrication process, the packaging process, and the modulation process may be separately carried out, thereby increasing time and costs for manufacturing the LED module.


Meanwhile, alternating current (AC) LEDs have been produced and marketed. The AC LED includes an LED directly connected to an AC power source to permit continuous emission of light. One example of AC LEDs, which can be used by being directly connected to a high voltage AC power source, is disclosed in U.S. Pat. No. 7,417,259, issued to Sakai, et. al.


According to U.S. Pat. No. 7,417,259, LED elements are arranged in a two-dimensional pattern on an insulating substrate, for example, a sapphire substrate, and are connected in series to form LED arrays. The LED arrays are connected in series to each other, thereby providing a light emitting device that can be operated at high voltage. Further, such LED arrays may be connected in reverse parallel to each other on the sapphire substrate, thereby providing a single-chip light emitting device that can be operated to continuously emit light using an AC power supply.


Since the AC-LED includes light emitting cells on a growth substrate, for example, on a sapphire substrate, the AC-LED restricts the structure of the light emitting cells and may limit improvement of light extraction efficiency. Thus, investigation has been made into a light emitting diode, for example, an AC-LED that is based on a substrate separation process and includes light emitting cells connected in series to each other.


SUMMARY

Exemplary embodiments of the invention provide a wafer-level LED package and a method of fabricating the same, which can be directly formed in a module on a circuit board without using a conventional lead frame or printed circuit board.


Exemplary embodiments of the invention also provide a wafer-level LED package and a method of fabricating the same, which has high efficiency and exhibits improved heat dissipation.


Exemplary embodiments of the invention also provide a method of fabricating an LED package, which may reduce manufacturing time and cost of an LED module.


Exemplary embodiments of the invention also provide an LED module and a method of fabricating the same, which has high efficiency and exhibits improved heat dissipation.


Exemplary embodiments of the invention also provide a wafer-level light emitting diode package and a method of fabricating the same, which includes a plurality of light emitting cells and may be directly formed in a module on a circuit board without using a conventional lead frame or printed circuit board.


Additional features of the invention will be set forth in the description which follows and in part will be apparent from the description, or may be learned by practice of the invention.


An exemplary embodiment of the present invention discloses an LED package including: a semiconductor stack including a first conductive type semiconductor layer, an active layer, and a second conductive type semiconductor layer; a plurality of contact holes arranged in the second conductive type semiconductor layer and the active layer, the contact holes exposing the first conductive type semiconductor layer; a first bump arranged on a first side of the semiconductor stack, the first bump being electrically connected to the first conductive type semiconductor layer via the plurality of contact holes; a second bump arranged on the first side of the semiconductor stack, the second bump being electrically connected to the second conductive type semiconductor layer; and a protective insulation layer covering a sidewall of the semiconductor stack.


An exemplary embodiment of the present invention also discloses a light emitting diode module including the LED package according to the aforementioned exemplary embodiments. The LED module may include a circuit board; the LED package mounted on the circuit board; and a lens to adjust an orientation angle of light emitted from the LED package.


An exemplary embodiment of the present invention also discloses a method of fabricating an LED package. The method includes forming a semiconductor stack including a first conductive type semiconductor layer, an active layer, and a second conductive type semiconductor layer on a first substrate; patterning the semiconductor stack to form a chip separation region; patterning the second conductive type semiconductor layer and the active layer to form a plurality of contact holes exposing the first conductive type semiconductor layer; forming a protective insulation layer covering a sidewall of the semiconductor stack in the chip separation region; and forming a first bump and a second bump on the semiconductor stack. The first bump is electrically connected to the first conductive type semiconductor layer via the plurality of contact holes, and the second bump is electrically connected to the second conductive type semiconductor layer.


An exemplary embodiment of the present invention also discloses a light emitting diode package. The LED package includes a plurality of light emitting cells each including a first conductive type semiconductor layer, an active layer, and a second conductive type semiconductor layer; a plurality of contact holes arranged in the second conductive type semiconductor layer and the active layer of each of the light emitting cells, the contact holes exposing the first conductive type semiconductor layer thereof; a protective insulation layer covering a sidewall of each of the light emitting cells; a connector located arranged on a first side of the light emitting cells and electrically connecting two adjacent light emitting cells to each other; a first bump arranged on the first side of the light emitting cells and electrically connected to the first conductive type semiconductor layer via the plurality of contact holes of a first light emitting cell of the light emitting cells; and a second bump arranged in the first side of the light emitting cells and electrically connected to the second conductive type semiconductor layer of a second light emitting cell of the light emitting cells.


An exemplary embodiment of the present invention also discloses a light emitting diode module including the LED package described above. The module includes a circuit board; the LED package arranged on the circuit board; and a lens to adjust an orientation angle of light emitted from the LED package.


An exemplary embodiment of the present invention also discloses a method of fabricating an LED package including a plurality of light emitting cells. The method includes forming a semiconductor stack including a first conductive type semiconductor layer, an active layer, and a second conductive type semiconductor layer on a first substrate; patterning the semiconductor stack to form a chip separation region and a light emitting cell separation region; patterning the second conductive type semiconductor layer and the active layer to form a plurality of light emitting cells, each light emitting cell having a plurality of contact holes exposing the first conductive type semiconductor layer; forming a protective insulation layer covering a sidewall of the semiconductor stack in the chip separation region and the light emitting cell separation region; forming a connector connecting adjacent light emitting cells in series to each other; and forming a first bump and a second bump on the plurality of light emitting cells. Here, the first bump is electrically connected to the first conductive type semiconductor layer via the plurality of contact holes of a first light emitting cell of the light emitting cells, and the second bump is electrically connected to the second conductive type semiconductor layer of a second light emitting cell of the light emitting cells.


It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate exemplary embodiments of the invention, and together with the description serve to explain the principles of the invention.



FIG. 1 is a schematic sectional view of a light emitting diode package according to a first exemplary embodiment of the invention.



FIG. 2 is a schematic sectional view of a light emitting diode package according to a second exemplary embodiment of the invention.



FIG. 3 is a sectional view of a light emitting diode module including the light emitting diode package according to the first exemplary embodiment.



FIG. 4 to FIG. 12 show a method of fabricating the light emitting diode package according to the first exemplary embodiment, in which (a) is a plan view and (b) is a sectional view taken along line A-A of (a) in FIG. 5 to FIG. 10.



FIG. 13 is a sectional view showing a method of fabricating the light emitting diode package according to the second exemplary embodiment of the invention.



FIG. 14 is a schematic sectional view of a light emitting diode package according to a third exemplary embodiment of the invention.



FIG. 15 is a schematic sectional view of a light emitting diode package according to a fourth exemplary embodiment of the invention.



FIG. 16 is a sectional view of a light emitting diode module including the light emitting diode package according to the third exemplary embodiment.



FIG. 17 to FIG. 26 show a method of fabricating the light emitting diode package according to the third exemplary embodiment, in which (a) is a plan view and (b) is a sectional view taken along line A-A of (a) in FIG. 18 to FIG. 23.



FIG. 27 is a sectional view showing a method of fabricating the light emitting diode package according to the fourth exemplary embodiment of the invention.





DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

The invention is described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure is thorough and will fully convey the scope of the invention to those skilled in the art. In the drawings, the sizes and relative sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements.


It will be understood that when an element such as a layer, film, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.



FIG. 1 is a schematic sectional view of an LED package 100 according to a first exemplary embodiment of the invention.


Referring to FIG. 1, the LED package 100 may include a semiconductor stack 30, a first contact layer 35, a second contact layer 31, a first insulation layer 33, a second insulation layer 37, a first electrode pad 39a, a second electrode pad 39b, a first bump 45a, and a second bump 45b. The LED package 100 may further include an insulation layer 43, a dummy bump 45c, and a wavelength converter 51.


The semiconductor stack 30 includes a first conductive type upper semiconductor layer 25, an active layer 27, and a second conductive type lower semiconductor layer 29. The active layer 27 is interposed between the upper and lower semiconductor layers 25, 29.


The active layer 27 and the upper and lower semiconductor layers 25, 29 may be composed of a III-N based compound semiconductor, for example, (Al, Ga, In)N semiconductor. Each of the upper and lower semiconductor layers 25, 29 may be a single layer or multiple layers. For example, the upper and/or lower semiconductor layers 25, 29 may include a super lattice layer in addition to a contact layer and a clad layer. The active layer 27 may have a single quantum well structure or a multi-quantum well structure. The first conductive type may be an n-type and the second conductive type may be a p-type. Alternatively, the first conductive type may be a p-type and the second conductive type may be an n-type. Since the upper semiconductor layer 25 can be formed of an n-type semiconductor layer having relatively low specific resistance, the upper semiconductor layer 25 may have a relatively high thickness. Therefore, a roughened surface R may be formed on an upper surface of the upper semiconductor layer 25, in which the roughened surface R enhances extraction efficiency of light generated in the active layer 27.


The semiconductor stack 30 has a plurality of contact holes 30a (see FIG. 5(b)) formed through the second conductive type lower semiconductor layer 29 and the active layer 27 to expose the first conductive type upper semiconductor layer, and the first contact layer 35 contacts the first conductive type upper semiconductor layer 25 exposed in the plurality of contact holes.


The second contact layer 31 contacts the second conductive type lower semiconductor layer 29. The second contact layer 31 includes a reflective metal layer to reflect light generated in the active layer 27. Further, the second contact layer 31 may form an ohmic contact with the second conductive type lower semiconductor layer 29.


The first insulation layer 33 covers the second contact layer 31. Further, the first insulation layer 33 covers a sidewall of the semiconductor stack 30 exposed in the plurality of contact holes 30a. In addition, the first insulation layer 33 may cover a side surface of the semiconductor stack 30. The first insulation layer 33 insulates the first contact layer 35 from the second contact layer 31 while insulating the second conductive type lower semiconductor layer 29 and the active layer 27 exposed in the plurality of contact holes 30a from the first contact layer 35. The first insulation layer 33 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. Alternatively, the first insulation layer 33 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction, for example, SiO2/TiO2 or SiO2/Nb2O5.


The first contact layer 35 is located under the first insulation layer 33 and contacts the first conductive type upper semiconductor layer 25 through the first insulation layer 33 in the plurality of contact holes 30a. The first contact layer 35 includes contact sections 35a contacting the first conductive type upper semiconductor layer 25, and a connecting section 35b connecting the contact sections 35a to each other. Therefore, the contact sections 35a are electrically connected to each other by the connecting section 35b. The first contact layer 35 is formed under some regions of the first insulation layer 33 and may be composed of a reflective metal layer.


The second insulation layer 37 covers the first contact layer 35 under the first contact layer 35. In addition, the second insulation layer 37 covers the first insulation layer 33 while covering a side surface of the semiconductor stack 30. The second insulation layer 37 may be composed of a single layer or multiple layers. Further, the second insulation layer 37 may be a distributed Bragg reflector.


The first and second electrode pads 39a, 39b are located under the second insulation layer 37. The first electrode pad 39a may be connected to the first contact layer 35 through the second insulation layer 37. Further, the second electrode pad 39b may be connected to the second contact layer 31 through the second insulation layer 37 and the first insulation layer 33.


The first bump 45a and the second bump 45b are located under the first and second electrode pads 39a, 39b to be connected thereto, respectively. The first and second bumps 45a, 45b may be formed by plating. The first and second bumps 45a, 45b are terminals electrically connected to a circuit board such as an MC-PCB and have coplanar distal ends. In addition, the first electrode pad 39a may be formed at the same level as that of the second electrode pad 39b, so that the first bump 45a and the second bump 45b may also be formed on the same plane. Therefore, the first and second bumps 45a, 45b may have the same height.


Meanwhile, the dummy bump 45c may be located between the first bump 45a and the second bump 45b. The dummy bump 45c may be formed together with the first and second bumps 45a and 45b to provide a heat passage for discharging heat from the semiconductor stack 30.


The insulation layer 43 may cover side surfaces of the first and second bumps 45a, 45b. The insulation layer 43 may also cover a side surface of the dummy bump 45c. In addition, the insulation layer 43 fills spaces between the first bump 45a, the second bump 45b and the dummy bump 45c to prevent moisture from entering the semiconductor stack 30 from outside. The insulation layer 43 also covers side surfaces of the first and second electrode pads 39a, 39b to protect the first and second electrode pads 39a, 39b from external environmental factors such as moisture. Although the insulation layer 43 may be configured to cover the overall side surfaces of the first and second bumps 45a, 45b, the invention is not limited thereto. Alternatively, the insulation layer 43 may cover the side surfaces of the first and second bumps 45a, 45b except for some regions of the side surface near distal ends of the first and second bumps.


In the present exemplary embodiment, the insulation layer 43 is illustrated as covering the side surfaces of the first and second electrode pads 39a and 39b, but the invention is not limited thereto. Alternatively, another insulation layer may be used to cover the first and second electrode pads 39a, 39b and the insulation layer 43 may be formed under the other insulation layer. In this case, the first and second bumps 45a, 45b may be connected to the first and second electrode pads 39a, 39b through the other insulation layer.


The wavelength converter 51 may be located on the first conductive type upper semiconductor layer 25 opposite to the rest of the semiconductor stack 30. The wavelength converter 51 may contact an upper surface of the first conductive type upper semiconductor layer 25. The wavelength converter 51 may be a phosphor sheet having a uniform thickness without being limited thereto. Alternatively, the wavelength converter 51 may be a substrate, for example, a sapphire substrate or a silicon substrate, which is doped with an impurity for wavelength conversion.


In the present exemplary embodiment, the side surface of the semiconductor stack 30 is covered with a protective insulation layer. The protective insulation layer may include, for example, the first insulation layer 33 and/or the second insulation layer 37. In addition, the first contact layer 35 may be covered with the second insulation layer 37 to be protected from an external environment and the second contact layer 31 may be covered with the first insulation layer 33 and the second insulation layer 37 to be protected from an external environment. The is first and second electrode pads 39a, 39b are also protected by, for example, the insulation layer 43. Accordingly, it is possible to prevent deterioration of the semiconductor stack 30 due to moisture.


The wavelength converter 51 may be attached to the first conductive type upper semiconductor layer 25 at a wafer-level, and then divided together with the protective insulation layer during a chip separation process. Therefore, a side surface of the wavelength converter 51 may be in a line with the protective insulation layer. That is, the side surface of the wavelength converter 51 may be flush along a straight line with a side surface of the protective insulation layer. Further, the side surface of the wavelength converter 51 may be in a line with a side surface of the insulation layer 43. Thus, the side surfaces of the wavelength converter 51, the protective insulation layer, and the insulation layer 43 may all be flush along a straight line.



FIG. 2 is a schematic sectional view of a light emitting diode package 200 according to a second exemplary embodiment of the invention.


Referring to FIG. 2, the LED package 200 is similar to the LED package 100 according to the above exemplary embodiment. In the present exemplary embodiment, however, first and second bumps 65a, 65b are formed in a substrate 61.


Specifically, the substrate 61 includes through-holes, which have the first and second bumps 65a, 65b formed therein, respectively. The substrate 61 is an insulation substrate, for example, a sapphire substrate or a silicon substrate, but is not limited thereto. The substrate 61 having the first and second bumps 65a, 65b may be attached to a first electrode pad 39a and a second electrode pad 39b. In this case, to prevent the first and second electrode pads 39a, 39b from being exposed to the outside, an insulation layer 49 may cover side surfaces and bottom surfaces of the first and second electrode pads 39a, 39b. Further, the insulation layer 49 may is have openings, which expose the first and second electrode pads 39a, 39b, and additional metal layers 67a, 67b are then formed in the openings. The additional metal layers 67a, 67b may be composed of a bonding metal.



FIG. 3 is a sectional view of a light emitting diode module including the LED package 100 according to the first exemplary embodiment.


Referring to FIG. 3, the LED module includes a circuit board 71, for example, an MC-PCB, the LED package 100, and a lens 81. The circuit board 71, for example, the MC-PCB, has connection pads 73a, 73b for mounting the LED packages 100 thereon. The first and second bumps 45a, 45b (see FIG. 1) of the LED package 100 are connected to the connection pads 73a, 73b, respectively.


A plurality of LED packages 100 may be mounted on the circuit board 71 and the lens 81 may be disposed on the LED packages 100 to adjust an orientation angle of light emitted from the LED packages 100.


In accordance with the second exemplary embodiment, the light emitting diode packages 200 may be mounted on the circuit board instead of the LED packages 100.



FIG. 4 to FIG. 12 show a method of fabricating the LED package 100 according to the first exemplary embodiment. In FIG. 5 to FIG. 10, (a) is a plan view and (b) is a sectional view taken along line A-A of (a).


Referring to FIG. 4, a semiconductor stack 30, which includes a first conductive type semiconductor layer 25, an active layer 27 and a second conductive type semiconductor layer 29, is formed on a growth substrate 21. The growth substrate 21 may be a sapphire substrate but is not limited thereto. Alternatively, the growth substrate 21 may be another kind of heterogeneous substrate, for example, a silicon substrate. Each of the first and second conductive type semiconductor layers 25, 29 may be composed of a single layer or multiple layers. Further, the active layer 27 may have a single-quantum well structure or multi-quantum well structure.


The compound semiconductor layers may be formed of III-N based compound semiconductor on the growth substrate 21 by metal organic chemical vapor deposition (MOCVD) or molecular beam epitaxy (MBE).


A buffer layer (not shown) may be formed before forming the compound semiconductor layers. The buffer layer is formed to relieve lattice mismatch between the growth substrate 21 and the compound semiconductor layers and may be formed of a GaN-based material layer such as gallium nitride or aluminum nitride.


Referring to (a) and (b) of FIG. 5, the semiconductor stack 30 is patterned to form a chip (package) separation region 30b while patterning the second conductive type semiconductor layer 29 and the active layer 27 to form a plurality of contact holes 30a exposing the first conductive type semiconductor layer 25. The semiconductor stack 30 may be patterned by photolithography and etching processes.


The chip separation region 30b is a region for dividing the LED package structure into individual LED packages and side surfaces of the first conductive type semiconductor layer 25, the active layer 27 and the second conductive type semiconductor layer 29 are exposed on the chip separation region 30b. Advantageously, the chip separation region 30b may be configured to expose the substrate 21 without being limited thereto.


The plurality of contact holes 30a may have a circular shape, but is not limited thereto. The contact holes 30a may have a variety of shapes. The second conductive type semiconductor layer 29 and the active layer 27 are exposed to sidewalls of the plurality of contact holes 30a. As shown, the contact holes 30a may have slanted sidewalls.


Referring to (a) and (b) of FIG. 6, a second contact layer 31 is formed on the second conductive type semiconductor layer 29. The second contact layer 31 is formed on the semiconductor stack 30 except for regions corresponding to the plurality of contact holes 30a.


The second contact layer 31 may include a transparent conductive oxide film such as indium tin oxide (ITO) or a reflective metal layer such as silver (Ag) or aluminum (Al). The second contact layer 31 may be composed of a single layer or multiple layers. The second contact layer 31 may also be configured to form an ohmic contact with the second conductive type semiconductor layer 29.


The second contact layer 31 may be formed before or after formation of the plurality of contact holes 30a.


Referring to (a) and (b) of FIG. 7, a first insulation layer 33 is formed to cover the second contact layer 31. The first insulation layer 33 may cover the side surface of the semiconductor stack 30 exposed to the chip separation region 30b while covering the sidewalls of the plurality of contact holes 30a. Here, the first insulation layer 33 may have openings 33a, which expose the first conductive type semiconductor layer 25 in the plurality of contact holes 30a.


The first insulation layer 33 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. Alternatively, the first insulation layer 33 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction. For example, the first insulation layer 33 may be formed by alternately stacking SiO2/TiO2 or SiO2/Nb2O5. Further, the first insulation layer 33 may be formed to provide a distributed Bragg reflector having high reflectivity over a wide wavelength range of blue, green, and red light by adjusting the thickness of each of the insulation layers.


Referring to (a) and (b) of FIG. 8, a first contact layer 35 is formed on the first insulation layer 33. The first contact layer 35 includes contact sections 35a contacting the first conductive type upper semiconductor layer 25 exposed in the contact holes 30a, and a connecting section 35b connecting the contact sections 35a to each other. The first contact layer 35 may be composed of a reflective metal layer, but is not limited thereto.


The first contact layer 35 is formed on some regions of the semiconductor stack 30, so that the first insulation layer 33 is exposed on other regions of the semiconductor stack 30 where the first contact layer 35 is not formed.


Referring to (a) and (b) of FIG. 9, a second insulation layer 37 is formed on the first contact layer 35. The second insulation layer 37 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. Further, the second insulation layer 37 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction.


The second insulation layer 37 may cover the first contact layer 35 while covering the first insulation layer 33. The second insulation layer 37 may also cover the side surface of the semiconductor stack 30 in the chip separation region 30b.


The second insulation layer 37 has an opening 37a which exposes the first contact layer 35. Further, the second insulation layer 37 and the first insulation layer 33 are formed with an opening 37b, which exposes the second contact layer 31.


Referring to (a) and (b) of FIG. 10, first and second electrode pads 39a, 39b are formed on the second insulation layer 37. The first electrode pad 39a is connected to the first contact layer 35 through the opening 37a and the second electrode pad 39b is connected to the second contact layer 31 through the opening 37b.


The first electrode pad 39a is separated from the second electrode pad 39b and each of the first and second electrode pads 39a, 39b may have a relatively large area from a top perspective, for example, an area not less than ⅓ of the area of the LED package.


Referring to FIG. 11, an insulation layer 43 is formed on the first and second electrode pads 39a, 39b. The insulation layer 43 covers the first and second electrode pads 39a, 39b and has grooves which expose upper surfaces of the electrode pads 39a, 39b. Further, the insulation layer 43 may have a groove which exposes the second insulation layer 37 between the first and second electrode pads 39a, 39b.


Then, first and second bump 45a, 45b are formed in the grooves of the insulation layer 43, and a dummy bump 45c may be formed between the first bump and the second bump.


The bumps may be formed by plating, for example, electroplating, using a metallic material. If necessary, a seed layer for plating may also be formed.


After the first and second bumps 45a, 45b are formed, the insulation layer 43 may be removed. For example, the insulation layer 43 may be formed of a polymer such as photoresist and may be removed after the bumps are formed. Alternatively, the insulation layer 43 may remain to protect the side surfaces of the first and second bumps 45a, 45b.


In the present exemplary embodiment, the insulation layer 43 is illustrated as being directly formed on the first and second electrode pads 39a, 39b. In other exemplary embodiments, another insulation layer may be formed to cover the first and second electrode pads 39a, 39b. The other insulation layer may be configured to have openings exposing the first and second electrode pads 39a, 39b. Then, the processes of forming the insulation layer 43 and the bumps may be carried out.


Referring to FIG. 12, the growth substrate 21 is removed and a wavelength converter 51 is attached to the first conductive type semiconductor layer 25. The growth substrate 21 may be removed by an optical technique such as laser lift-off (LLO), mechanical polishing or chemical etching.


Then, the exposed surface of the first conductive type semiconductor layer 25 is subjected to anisotropic etching such as photoelectrochemical (PEC) etching to form a roughened surface on the exposed first conductive type semiconductor layer 25.


Meanwhile, the wavelength converter such as a phosphor sheet containing phosphors may be attached to the first conductive type semiconductor layer 25.


Alternatively, the growth substrate 21 may contain an impurity for converting a wavelength of light generated in the active layer 27. In this case, the growth substrate 21 may be used as the wavelength converter 51.


Then, the LED package structure is divided into individual packages along the chip separation region 30b, thereby providing finished LED packages 100. At this time, the second insulation layer 37 is cut together with the wavelength converter 51 so that cut planes thereof can be formed in a line.



FIG. 13 is a sectional view showing a method of fabricating the LED package 200 according to the second exemplary embodiment of the present invention.


Referring to FIG. 13, in the method of fabricating the LED package 200 according to the present exemplary embodiment, the processes until the first and second electrode pads 39a, 39b are formed are the same as those of the method of fabricating the LED package 100 described above (FIGS. 10(a) and (b)).


After the first and second electrode pads 39a, 39b are formed, an insulation layer 49 is formed to cover the first and second electrode pads 39a, 39b. The insulation layer 49 may cover side surfaces of the first and second electrode pads 39a, 39b to protect the first and second electrode pads 39a, 39b. The insulation layer 49 has openings which expose the first and second electrode pads 39a, 39b. Additional metal layers 67a, 67b are then formed in the openings. The additional metal layers 67a, 67b may be composed of a bonding metal.


The substrate 61 is bonded to the first and second electrode pads 39a, 39b. The substrate 61 may have through-holes, in which the first and second bumps 65a, 65b may be formed. Further, the first and second bumps may be formed at distal ends thereof with pads 69a, 69b. The substrate 61 having the first and second bumps 65a, 65b and the pads 69a, 69b may be separately prepared and bonded to a wafer having the first and second electrode pads 39a, 39b.


Then, as described with reference to FIG. 12, the growth substrate 21 is removed and a wavelength converter 51 may be attached to the first conductive type semiconductor layer 25, followed by division of the LED package structure into individual LED packages. As a result, the finished LED packages 200 as described in FIG. 2 are provided.



FIG. 14 is a sectional view of an LED package 300 according to a third exemplary embodiment of the present invention.


Referring to FIG. 14, the LED package 300 may include a semiconductor stack 130, which is divided into a plurality of light emitting cells (only two light emitting cells S1, S2 are shown herein), a first contact layer 135, a second contact layer 131, a first insulation layer 133, a second insulation layer 137, a first electrode pad 139a, a second electrode pad 139b, a connector 139c connecting adjacent light emitting cells to each other in series, a first bump 145a and a second bump 145b. Further, the LED package 300 may include a third insulation layer 141, an insulation layer 143, a dummy bump 145c, a wavelength converter 151, and additional metal layers 140a, 140b.


The semiconductor stack 130 includes a first conductive type upper semiconductor layer 125, an active layer 127, and a second conductive type lower semiconductor layer 129. The semiconductor stack 130 of the present exemplary embodiment is similar to the semiconductor stack 30 described in FIG. 1, and a detailed description thereof will be omitted herein.


Each of the light emitting cells S1, S2 has a plurality of contact holes 130a (see FIG. 18(b)) extending through the second conductive type lower semiconductor layer 129 and the active layer 127 to expose the first conductive type upper semiconductor layer, and the first contact layer 135 contacts the first conductive type upper semiconductor layer 125 exposed in the plurality of contact holes. The light emitting cells S1, S2 are separated from each other by a cell separation region 130b (see FIG. 18(b)).


The second contact layer 131 contacts the second conductive type lower semiconductor layer 129 of each of the light emitting cells S1, S2. The second contact layer 131 includes a reflective metal layer to reflect light generated in the active layer 127. Further, the second contact layer 131 may form an ohmic contact with the second conductive type lower semiconductor layer 129.


The first insulation layer 133 covers the second contact layer 131. Further, the first insulation layer 133 covers a sidewall of the semiconductor stack 130 exposed in the plurality of contact holes 130a. In addition, the first insulation layer 133 may cover a side surface of each of the light emitting cells S1, S2. The first insulation layer 133 insulates the first contact layer 135 from the second contact layer 131 while insulating the second conductive type lower semiconductor layer 129 and the active layer 127 exposed in the plurality of contact holes 130a from the first contact layer 35. The first insulation layer 133 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. Furthermore, the first insulation layer 133 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction, for example, SiO2/TiO2 or SiO2/Nb2O5.


The first contact layer 135 is located under the first insulation layer 133 and contacts the first conductive type upper semiconductor layer 125 through the first insulation layer 133 in the plurality of contact holes 130a in each of the light emitting cells S1, S2. The first contact layer 135 includes contact sections 135a contacting the first conductive type upper semiconductor layer 125, and a connecting section 135b connecting the contact sections 135a to each other. Therefore, the contact sections 135a are electrically connected to each other by the connecting section 135b. The first contact layers 135 located under the respective light emitting cells S1, S2 are separated from each other and formed under some regions of the first insulation layer 133. The first contact layer 135 may be composed of a reflective metal layer.


The second insulation layer 137 covers the first contact layer 135 under the first contact layer 135. In addition, the second insulation layer 137 may cover the first insulation layer 133 while covering the side surface of each of the light emitting cells S1, S2. The second insulation layer 137 may be composed of a single layer or multiple layers. Alternatively, the second insulation layer 37 may be composed of a distributed Bragg reflector.


The first electrode pad 139a and the second electrode pad 139b are located under the second insulation layer 137. The first electrode pad 139a may be connected to the first contact layer 135 of a first light emitting cell S1 through the second insulation layer 137. Further, the second electrode pad 139b may be connected to the second contact layer 31 of a second light emitting cell S2 through the second insulation layer 137 and the first insulation layer 133.


The connector 139c is located under the second insulation layer 137 and electrically connects two adjacent light emitting cells S1, S2 to each other through the second insulation layer 137. The connector 139c may connect the second contact layer 131 of one light emitting cell S1 to the first contact layer 135 of another light emitting cell S2 adjacent thereto, so that the two light emitting cells S1, S2 are connected in series to each other.


In the present exemplary embodiment, two light emitting cells S1, S2 are illustrated. However, it should be understood that two or more light emitting cells may be connected in series to each other by a plurality of connectors 139c. Here, the first and second electrode pads 139a, 139b may be connected in series to the light emitting cells S1, S2 located at opposite ends of such series array.


Meanwhile, the third insulation layer 141 may cover the first electrode pad 139a, the second electrode pad 139b and the connector 139c under the first electrode pad 139a, the second electrode pad 139b and the connector 139c. The third insulation layer 141 may have an opening exposing the first electrode pad 139a and the second electrode pad 139b. The third insulation layer 141 may be formed of a silicon oxide or silicon nitride film.


The first bump 145a and the second bump 145b are located under the first and second electrode pads 139a, 139b, respectively. The first and second bumps 145a, 145b may be formed by plating. The first and second bumps 145a, 145b are terminals electrically connected to a circuit board such as an MC-PCB and have distal ends coplanar with each other. In addition, the first electrode pad 139a may be formed at the same level as that of the second electrode pad 139b, so that the first bump 45a and the second bump 45b may also be formed on the same plane. Therefore, the first and second bumps 45a, 45b may have the same height.


The additional metal layers 140a, 140b may be interposed between the first bump 145a and the first electrode pad 139a and between the second bump 145b and the second electrode pad 139b. Here, the additional metal layers 140a, 140b are provided to form the first and second electrode pads 139a, 139b to be higher than the connector 139c and may be located inside openings of the third insulation layer 141. The first and second electrode pads 139a, 139b and the additional metal layers 140a, 140b may constitute final electrode pads.


Meanwhile, the dummy bump 145c may be located between the first bump 145a and the second bump 145b. The dummy bump 145c may be formed together with the first and second bump 145a, 145b to provide a heat passage for discharging heat from the light emitting cells S1, S2. The dummy bump 145c is separated from the connector 139c by the third insulation layer 141.


The insulation layer 143 may cover side surfaces of the first and second bumps 145a, 145b. The insulation layer 143 may also cover a side surface of the dummy bump 145c. In addition, the insulation layer 143 fills spaces between the first bump 145a, the second bump 145b and the dummy bump 145c to prevent moisture from entering the semiconductor stack 130 from outside. Although the insulation layer 143 may be configured to cover the overall side surfaces of the first and second bumps 145a, 145b, the invention is not limited thereto. Alternatively, the insulation layer 143 may cover the side surfaces of the first and second bumps 145a, 145b except for some regions of the side surface near distal ends of the first and second bumps.


The wavelength converter 151 may be located on the light emitting cells S1, S2. The wavelength converter 151 may contact an upper surface of the first conductive type upper semiconductor layer 125. The wavelength converter 151 also covers a cell separation region 130b and a chip separation region. The wavelength converter 151 may be a phosphor sheet having a uniform thickness without being limited thereto. Alternatively, the wavelength converter 51 may be a substrate, for example, a sapphire substrate or a silicon substrate, which is doped with an impurity for wavelength conversion.


In the present embodiment, the side surfaces of the light emitting cells S1, S2 are covered with a protective insulation layer. The protective insulation layer may include, for example, the first insulation layer 133 and/or the second insulation layer 137. In addition, the first contact layer 135 may be covered with the second insulation layer 137 to be protected from external environment and the second contact layer 131 may be covered with the first insulation layer 133 and the second insulation layer 137 to be protected from external environment. Further, the first and second electrode pads 139a, 139b are also protected by, for example, the third insulation layer 141. Accordingly, it is possible to prevent deterioration of the light emitting cells S1, S2 due to moisture.


The wavelength converter 151 may be attached to the first conductive type upper semiconductor layer 125 at a wafer-level, and then divided together with the protective insulation layer during a chip separation process (or package separation process). Therefore, a side surface of the wavelength converter 151 may be in a line with the protective insulation layer. Further, the side surface of the wavelength converter 151 may be in a line with a side surface of the insulation layer 143.



FIG. 15 is a schematic sectional view of a light emitting diode package 400 according to a fourth exemplary embodiment of the present invention.


Referring to FIG. 15, the LED package 400 is similar to the LED package 300 according to the above exemplary embodiment. In present exemplary embodiment, however, first and second bumps 165a, 165b are formed in a substrate 161.


Specifically, the substrate 161 includes through-holes, which have the first and second bumps 165a, 165b formed therein, respectively. The substrate 161 is an insulation substrate, for example, a sapphire substrate or a silicon substrate, but is not limited thereto.


The substrate 161 having the first and second bumps 165a, 165b may be attached to a third insulation layer 141, and the first and second bumps 165a, 165b may be connected to first and second electrode pads 139a, 139b, respectively. Here, the first and second bumps 165a, 165b may be bonded to additional metal layers 140a, 140b, respectively.



FIG. 16 is a sectional view of a light emitting diode module including the LED packages 300 according to the third exemplary embodiment on a circuit board.


Referring to FIG. 16, the LED module includes a circuit board 171, for example, an MC-PCB, the LED package 300, and a lens 181. The circuit board 171, for example, the MC-PCB, has connection pads 173a, 173b for mounting the LED packages 300 thereon. The first and second bumps 145a, 145b (see FIG. 14) of the LED package 300 are connected to the connection pads 73a, 73b, respectively.


A plurality of LED packages 300 may be mounted on the circuit board 171 and the lens 181 may be disposed on the LED packages 300 to adjust an orientation angle of light emitted from the LED packages 300.


In other exemplary embodiments, instead of the LED packages 300, the light emitting diode packages 400 may be mounted on the circuit board.



FIG. 17 to FIG. 25 show a method of fabricating the LED package 300 according to the third exemplary embodiment. In FIG. 18 to FIG. 23, (a) is a plan view and (b) is a sectional view taken along line A-A of (a).


Referring to FIG. 17, a semiconductor stack 130, which includes a first conductive type semiconductor layer 125, an active layer 127 and a second conductive type semiconductor layer 129, is formed on a growth substrate 121. The growth substrate 121 and the semiconductor stack 130 are similar to the substrate 21 and the semiconductor stack 30 described with reference to FIG. 4, and a detailed description thereof will thus be omitted herein.


Referring to (a) and (b) of FIG. 18, the semiconductor stack 130 is patterned to form a chip (package) separation region 130c and a cell separation region 130b while patterning the second conductive type semiconductor layer 129 and the active layer 127 to form light emitting cells S1, S2, each having a plurality of contact holes 130a exposing the first conductive type semiconductor layer 125. The semiconductor stack 130 may be patterned by photolithography and etching processes.


The chip separation region 130c is a region for dividing the LED package structure into individual LED packages and side surfaces of the first conductive type semiconductor layer 125, the active layer 127 and the second conductive type semiconductor layer 129 are exposed at the chip separation region 130c. Advantageously, the chip separation region 130c and the cell separation region 130b may be configured to expose the substrate 121 without being limited thereto.


The plurality of contact holes 130a may have a circular shape, but is not limited thereto. The contact holes 130a may have a variety of shapes. The second conductive type semiconductor layer 129 and the active layer 127 are exposed to sidewalls of the plurality of contact holes 130a. The contact holes 130a may have slanted sidewalls.


Referring to (a) and (b) of FIG. 19, a second contact layer 131 is formed on the second conductive type semiconductor layer 129. The second contact layer 131 is formed on the semiconductor stack 130 in each of the light emitting cells S1, S2 except for regions corresponding to the plurality of contact holes 130a.


The second contact layer 131 may include a transparent conductive oxide film such as indium tin oxide (ITO) or a reflective metal layer such as silver (Ag) or aluminum (Al). The second contact layer 131 may be composed of a single layer or multiple layers. The second contact layer 131 may also be configured to form an ohmic contact with the second conductive type semiconductor layer 129.


The second contact layer 131 may be formed before or after the formation of the plurality of contact holes 130a


Referring to (a) and (b) of FIG. 20, a first insulation layer 133 is formed to cover the second contact layer 131. The first insulation layer 133 may cover the side surface of each of the light emitting cells S1, S2 while covering the sidewalls of the plurality of contact holes 130a. Here, the first insulation layer 133 may have openings 133a, which expose the first conductive type semiconductor layer 125 in the plurality of contact holes 130a.


The first insulation layer 133 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. In addition, the first insulation layer 133 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction. For example, the first insulation layer 133 may be formed by alternately stacking SiO2/TiO2 or SiO2/Nb2O5. Further, the first insulation layer 133 may be formed to provide a distributed Bragg reflector having high reflectivity over a wide wavelength range of blue, green, and red light by adjusting the thickness of each of the insulation layers.


Referring to (a) and (b) of FIG. 21, a first contact layer 135 is formed on the first insulation layer 133. The first contact layer 135 is formed on each of the light emitting cells S1, S2, and includes contact sections 35a contacting the first conductive type upper semiconductor layer 125 exposed in the contact holes 130a and a connecting section 135b connecting the contact sections 135a to each other. The first contact layer 135 may be composed of a reflective metal layer, but is not limited thereto.


The first contact layer 135 is formed on some regions of each of the light emitting cells S1, S2, so that the first insulation layer 133 is exposed at other regions of the semiconductor stack 130 where the first contact layer 135 is not formed.


Referring to (a) and (b) of FIG. 22, a second insulation layer 137 is formed on the first contact layer 135. The second insulation layer 137 may be composed of a single layer or multiple layers, such as a silicon oxide or silicon nitride film. Alternatively, the second insulation layer 137 may be composed of a distributed Bragg reflector, which is formed by alternately stacking insulation layers having different indices of refraction.


The second insulation layer 137 may cover the first contact layer 135 while covering the first insulation layer 133. The second insulation layer 137 may also cover the side surface of the each of the light emitting cells S1, S2. In addition, the second insulation layer 137 may fill in the chip separation region 130c and the cell separation region 130b.


The second insulation layer 137 has an opening 137a which exposes the first contact layer 135 of each of the light emitting cells S1, S2. Further, the second insulation layer 137 and the first insulation layer 133 are formed with an opening 137b, which exposes the second contact layer 131.


Referring to (a) and (b) of FIG. 23, a connector 139c and first and second electrode pads 139a, 139b are formed on the second insulation layer 137. The first electrode pad 139a is connected to the first contact layer 135 of a first light emitting cell S1 through the opening 137a and the second electrode pad 139b is connected to the second contact layer 131 of a second light emitting cell S2 through the opening 137b. Further, the connector 139c connects the first contact layer 135 and the second contact layer 131 of adjacent light emitting cells S1, S2 to each other in series through the openings 137a, 137b.


Referring to FIG. 24, a third insulation layer 141 is formed on the first and second electrode pads 139a, 139b and the connector 139c. The third insulation layer 141 covers the first and second electrode pads 139a, 139b and the connector 139c, and has grooves which expose upper surfaces of the electrode pads 139a, 139b. meanwhile, the third insulation layer 141 may have additional metal layers 140a, 140b formed in the grooves thereof. The additional metal layers 140a, 140b increase the height of the electrode pads 139a, 139b, such that final electrode pads may have a greater height than the connector 139c. The additional metal layers 140a, 140b may be formed before the formation of the third insulation layer 141. Upper surfaces of the additional metal layers 140a, 140b may be substantially coplanar with an upper surface of the third insulation layer 141.


Referring to FIG. 25, a patterned insulation layer 143 is formed on the third insulation layer 141. The patterned insulation layer 143 has grooves, which expose the upper side of the first and second electrode pads 139a, 139b, for example, the additional metal layers 140a, 140b. Further, the patterned insulation layer 143 may have a groove exposing the third insulation layer 141 between the first electrode pad 139a and the second electrode pad 139b.


Then, first and second bumps 145a, 145b are formed in the grooves of the insulation layer 143 and a dummy bump 145c may be formed between the first and second bumps.


The bumps may be formed by plating, for example, electroplating. As needed, a seed layer for plating may also be formed.


After the first and second bumps 145a, 145b are formed, the insulation layer 143 may be removed. For example, the insulation layer 143 may be formed of a polymer such as photoresist and may be removed after the bumps are formed. Alternatively, the insulation layer 143 may remain to protect the side surfaces of the first and second bumps 145a, 145b.


Referring to FIG. 26, the growth substrate 121 is removed and a wavelength converter 151 is attached to the light emitting cells S1, S2. The growth substrate 21 may be removed by an optical technique such as laser lift-off (LLO), mechanical polishing or chemical etching.


Then, the exposed surface of the first conductive type semiconductor layer 125 is subjected to anisotropic etching such as PEC etching to form a roughened surface on the exposed first conductive type semiconductor layer 125.


Meanwhile, the wavelength converter 151, such as a phosphor sheet containing phosphors, may be attached to the first conductive type semiconductor layer 125


Alternatively, the growth substrate 121 may contain an impurity for converting a wavelength of light generated in the active layer 127. In this case, the growth substrate 121 may be used as the wavelength converter 151.


Then, the LED package structure is divided into individual packages along the chip separation region 130c, thereby providing finished LED packages 300. At this time, the second insulation layer 137 is cut together with the wavelength converter 151 so that cut planes thereof can be formed in a line.



FIG. 27 is a sectional view explaining a method of fabricating the LED package 400 according to the fourth exemplary embodiment of the invention.


Referring to FIG. 27, in the method of fabricating the LED package 400 according to this embodiment, the processes until the third insulation layer 141 and the additional metal layers 140a, 1140b are formed are the same as those of the method of fabricating the LED package 300 described above (FIG. 24).


In the present exemplary embodiment, the substrate 161 is bonded to the third insulation layer 141. The substrate 161 may have through-holes, in which the first and second bumps 165a, 165b may be formed. Further, the first and second bumps 165a, 165b may be formed at distal ends thereof with pads (not shown). In addition, the substrate 161 may have grooves partially formed on a lower surface thereof and filled with a metallic material 165c. The metallic material 165c improves substrate heat dissipation.


Alternatively, the substrate 161 having the first and second bumps 165a, 165b may be separately prepared and bonded to a wafer having the first and second electrode pads 139a, 139b. The first and second bumps 165a, 165b may be electrically connected to first and second electrode pads 139a, 139b, respectively.


Then, as described with reference to FIG. 26, the growth substrate 121 is removed and the wavelength converter 151 may be attached to the light emitting cells S1, S2, followed by division of the LED package structure into individual LED packages. As a result, the finished LED packages 400 as described in FIG. 15 are provided.


As such, the exemplary embodiments of the invention provide wafer-level LED packages which can be directly formed on a circuit board for a module without using a conventional lead frame or printed circuit board. Accordingly, the LED package may have high efficiency and exhibit improved heat dissipation while reducing time and cost for fabrication of the LED package. In addition, an LED module having the LED package mounted thereon may have high efficiency and exhibit improved heat dissipation.


Further, the LED package may include a plurality of light emitting cells connected in series to each other and arrays connected in reverse parallel to each other. Further, the plurality of light emitting cells may be connected to a bridge rectifier and may be used to form a bridge rectifier. Therefore, the LED module including the LED package may be operated by AC power without a separate AC/DC converter.


Although the invention has been illustrated with reference to some exemplary embodiments in conjunction with the drawings, it will be apparent to those skilled in the art that various modifications and changes can be made to the invention without departing from the spirit and scope of the invention. Further, it should be understood that some features of a certain embodiment may also be applied to other embodiment without departing from the spirit and scope of the invention. Therefore, it should be understood that the embodiments are provided by way of illustration only and are given to provide complete disclosure of the invention and to provide thorough understanding of the invention to those skilled in the art. Thus, it is intended that the invention covers the modifications and variations provided they fall within the scope of the appended claims and their equivalents.

Claims
  • 1. A light-emitting diode (LED) package, comprising: a first semiconductor stack comprising a first semiconductor layer, a second semiconductor layer, and an active layer disposed between the first and second semiconductor layers, wherein the second semiconductor layer and the active layer provide a contact region exposing the first semiconductor layer;a first pad arranged on a first side of the first semiconductor stack and being electrically connected to the first semiconductor layer via the contact region of the first semiconductor layer;a second pad arranged on the first side of the first semiconductor stack and being electrically connected to the second semiconductor layer;a conductive element arranged on the first side of the semiconductor stack and disposed between the first pad and the second pad; anda first insulation layer covering the conductive element.
  • 2. The LED of claim 1, further comprising: a first bump arranged on a first side of the first semiconductor stack, the first bump being electrically connected to the first semiconductor layer via the contact region of the first semiconductor layer; anda second bump arranged on the first side of the first semiconductor stack, the second bump being electrically connected to the second semiconductor layer.
  • 3. The LED package of claim 1, further comprising a second insulation layer disposed between the first semiconductor stack and the conductive element, wherein the conductive element is disposed directly on a second insulation layer.
  • 4. The LED package of claim 3, further comprising a third insulation layer disposed between the second insulation layer and the first semiconductor stack.
  • 5. The LED package of claim 4, wherein the conductive element comprises a connector that electrically connects the first semiconductor stack of a first light emitting cell to a second semiconductor stack of a second cell.
  • 6. The LED package of claim 1, wherein the conductive element is disposed in a center region of the LED package in a plan view.
  • 7. The LED package of claim 1, wherein first and second pads have heights that are higher than a height of the conductive element.
  • 8. The LED package of claim 2, wherein the conductive element comprises a dummy bump disposed between the first and second bumps.
  • 9. A light-emitting diode (LED), comprising: a semiconductor stack comprising a first semiconductor layer, a second semiconductor layer, and an active layer disposed between the first and second semiconductor layers, wherein the second semiconductor layer and the active layer provide a contact region exposing the first semiconductor layer;a first pad arranged on the first side of the semiconductor stack and being electrically connected to the first semiconductor layer via the contact region of the first semiconductor layer;a second pad arranged on the first side of the semiconductor stack and being electrically connected to the second semiconductor layer;a conductive element arranged on the first side of the semiconductor stack and disposed between the first pad and the second pad; anda first insulation layer covering the covering the conductive elementwherein the first insulation layer is arranged between the first pad and the conductive element.
Priority Claims (2)
Number Date Country Kind
10-2010-0092807 Sep 2010 KR national
10-2010-0092808 Sep 2010 KR national
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application is a continuation of U.S. patent application Ser. No. 15/041,907, filed on Feb. 11, 2016, which is a continuation of U.S. patent application Ser. No. 14/815,433, filed on Jul. 31, 2015, now U.S. Pat. No. 9,293,664 issued on Mar. 22, 2016, which is a continuation of U.S. patent application Ser. No. 14/708,029, filed on May 8, 2015, now U.S. Pat. No. 9,219,196 issued on Dec. 22, 2015, which is a continuation of U.S. patent application Ser. No. 13/194,317, filed on Jul. 29, 2011, now U.S. Pat. No. 9,070,851 issued on Jun. 30, 2015, and claims priority from and the benefit of Korean Patent Application No. 10-2010-0092807, filed on Sep. 24, 2010, and Korean Patent Application No. 10-2010-0092808, filed on Sep. 24, 2010. The above U.S. Patent Applications, U.S. patents, and Korean Patent Applications are hereby incorporated by reference for all purposes as if fully set forth herein.

US Referenced Citations (478)
Number Name Date Kind
3954534 Scifres et al. May 1976 A
3974514 Kressel et al. Aug 1976 A
4329625 Nishizawa et al. May 1982 A
4499655 Anthony Feb 1985 A
4612083 Yasumoto et al. Sep 1986 A
4712721 Noel et al. Dec 1987 A
4774632 Neugebauer Sep 1988 A
4807021 Okumura Feb 1989 A
4824767 Chambers et al. Apr 1989 A
4978639 Hua et al. Dec 1990 A
5003359 Abeles Mar 1991 A
5016138 Woodman May 1991 A
5115441 Kopf et al. May 1992 A
5166097 Tanielian Nov 1992 A
5192987 Khan et al. Mar 1993 A
5212115 Cho et al. May 1993 A
5229647 Gnadinger Jul 1993 A
5256596 Ackley et al. Oct 1993 A
5260169 Nakano Nov 1993 A
5268326 Lesk et al. Dec 1993 A
5270261 Bertin et al. Dec 1993 A
5393990 Kohn Feb 1995 A
5394010 Tazawa et al. Feb 1995 A
5399898 Rostoker Mar 1995 A
5408123 Murai Apr 1995 A
5411918 Keible et al. May 1995 A
5414281 Watabe et al. May 1995 A
5419806 Huebner May 1995 A
5420064 Okonogi et al. May 1995 A
5463280 Johnson Oct 1995 A
5487999 Farnworth Jan 1996 A
5491350 Unno et al. Feb 1996 A
5528057 Yanagase et al. Jun 1996 A
5557115 Shakuda Sep 1996 A
5563079 Shin et al. Oct 1996 A
5587342 Lin et al. Dec 1996 A
5608264 Gaul Mar 1997 A
5618752 Gaul Apr 1997 A
5627106 Hsu May 1997 A
5646067 Gaul Jul 1997 A
5648684 Bertin et al. Jul 1997 A
5682062 Gaul Oct 1997 A
5696389 Ishikawa et al. Dec 1997 A
5712175 Yoshida Jan 1998 A
5744828 Nozaki et al. Apr 1998 A
5751013 Kidoguchi et al. May 1998 A
5756395 Rostoker et al. May 1998 A
5757445 Vu et al. May 1998 A
5767001 Bertagnolli et al. Jun 1998 A
5779924 Krames et al. Jul 1998 A
5793062 Kish, Jr. et al. Aug 1998 A
5793105 Pace Aug 1998 A
5795619 Lin et al. Aug 1998 A
5814889 Gaul Sep 1998 A
5846879 Winnerl et al. Dec 1998 A
5851894 Ramm Dec 1998 A
5886401 Liu Mar 1999 A
5898185 Bojarczuk, Jr. et al. Apr 1999 A
5903056 Canning et al. May 1999 A
5930596 Klose et al. Jul 1999 A
5943597 Kleffner et al. Aug 1999 A
5959316 Lowery Sep 1999 A
5973396 Farnworth Oct 1999 A
5976769 Chapman Nov 1999 A
5986324 Adlerstein et al. Nov 1999 A
5998232 Maruska Dec 1999 A
6004881 Bozada et al. Dec 1999 A
6018167 Oota Jan 2000 A
6046464 Schetzina Apr 2000 A
6066861 Hohn et al. May 2000 A
RE36747 Manabe et al. Jun 2000 E
6071780 Okamoto et al. Jun 2000 A
6075710 Lau Jun 2000 A
6091085 Lester Jul 2000 A
6114716 Boles et al. Sep 2000 A
6150197 Boles et al. Nov 2000 A
6153503 Lin et al. Nov 2000 A
6177685 Teraguchi et al. Jan 2001 B1
6185241 Sun Feb 2001 B1
6194743 Kondoh et al. Feb 2001 B1
6197609 Tsutsui et al. Mar 2001 B1
6208680 Chirovsky et al. Mar 2001 B1
6222207 Carter-Coman et al. Apr 2001 B1
6268114 Wen et al. Jul 2001 B1
6274924 Carey et al. Aug 2001 B1
6278136 Nitta Aug 2001 B1
6307218 Steigerwald et al. Oct 2001 B1
6316820 Schmitz et al. Nov 2001 B1
6326701 Shinogi et al. Dec 2001 B1
6331450 Uemura Dec 2001 B1
6345902 Ohkohdo et al. Feb 2002 B2
6362069 Forrest et al. Mar 2002 B1
6369448 McCormick Apr 2002 B1
6375340 Biebl et al. Apr 2002 B1
6407448 Chun Jun 2002 B2
6410942 Thibeault et al. Jun 2002 B1
6424031 Glenn Jul 2002 B1
6440836 Lu et al. Aug 2002 B1
6451875 Suga et al. Sep 2002 B1
6462358 Lin et al. Oct 2002 B1
6468821 Maeda et al. Oct 2002 B2
6469393 Oya Oct 2002 B2
6472688 Miyata Oct 2002 B2
6472718 Lell Oct 2002 B2
6480389 Shie et al. Nov 2002 B1
6486499 Krames et al. Nov 2002 B1
6489637 Sakamoto et al. Dec 2002 B1
6495862 Okazaki et al. Dec 2002 B1
6504301 Lowery Jan 2003 B1
6514782 Wierer et al. Feb 2003 B1
6517218 Hochstein Feb 2003 B2
6518079 Imler Feb 2003 B2
6518598 Chen Feb 2003 B1
6518665 Westby et al. Feb 2003 B1
6521914 Krames et al. Feb 2003 B2
6547249 Collins et al. Apr 2003 B2
6555917 Heo Apr 2003 B1
6562643 Chen May 2003 B2
6573537 Steigerwald et al. Jun 2003 B1
6576488 Collins et al. Jun 2003 B2
6580096 Chen et al. Jun 2003 B2
6580152 Hasegawa Jun 2003 B2
6593160 Carter-Coman et al. Jul 2003 B2
6614172 Chiu et al. Sep 2003 B2
6630689 Bhat et al. Oct 2003 B2
6630691 Mueller-Mach et al. Oct 2003 B1
6635508 Arai et al. Oct 2003 B2
6635902 Lin Oct 2003 B1
6638792 Hui et al. Oct 2003 B2
6642072 Inoue et al. Nov 2003 B2
6642618 Yagi et al. Nov 2003 B2
6642652 Collins et al. Nov 2003 B2
6653216 Shimomaki et al. Nov 2003 B1
6656828 Maitani et al. Dec 2003 B1
6657236 Thibeault et al. Dec 2003 B1
6658040 Hu et al. Dec 2003 B1
6661029 Duggal Dec 2003 B1
6686676 Mcnulty et al. Feb 2004 B2
6693306 Chen et al. Feb 2004 B2
6696703 Mueller-Mach et al. Feb 2004 B2
6730940 Steranka et al. May 2004 B1
6740906 Slater et al. May 2004 B2
6741029 Matsubara et al. May 2004 B2
6751245 Wasserbauer et al. Jun 2004 B1
6753599 Kim Jun 2004 B2
6756731 Sano Jun 2004 B1
6759752 Camenforte et al. Jul 2004 B2
6768190 Yang et al. Jul 2004 B2
6775310 Sai et al. Aug 2004 B2
6791119 Slater et al. Sep 2004 B2
6791259 Stokes et al. Sep 2004 B1
6798806 Johnson et al. Sep 2004 B1
6800500 Coman et al. Oct 2004 B2
6812502 Chien et al. Nov 2004 B1
6815254 Mistry et al. Nov 2004 B2
6818532 Yeom et al. Nov 2004 B2
6818545 Lee et al. Nov 2004 B2
6822993 Lee et al. Nov 2004 B2
6828596 Steigerwald et al. Dec 2004 B2
6828665 Pu et al. Dec 2004 B2
6833564 Shen et al. Dec 2004 B2
6838702 Ho Jan 2005 B1
6849472 Krames et al. Feb 2005 B2
6852558 Lee et al. Feb 2005 B2
6858880 Horiuchi et al. Feb 2005 B2
6861761 Yang et al. Mar 2005 B2
6867505 Lee et al. Mar 2005 B2
6869812 Liu Mar 2005 B1
6870311 Mueller et al. Mar 2005 B2
6871982 Holman et al. Mar 2005 B2
6876008 Bhat et al. Apr 2005 B2
6885035 Bhat et al. Apr 2005 B2
6885690 Aggerstam et al. Apr 2005 B2
6888171 Liu et al. May 2005 B2
6891197 Bhat et al. May 2005 B2
6906416 Carnezos Jun 2005 B2
6917057 Stokes et al. Jul 2005 B2
6924160 Wei et al. Aug 2005 B2
6924437 Creekmore et al. Aug 2005 B1
6924514 Suenaga Aug 2005 B2
6943433 Kamada Sep 2005 B2
6946309 Camras et al. Sep 2005 B2
6949771 Yoganandan et al. Sep 2005 B2
6953255 Horiuchi et al. Oct 2005 B2
6953952 Asakawa Oct 2005 B2
6956245 Senda et al. Oct 2005 B2
6957899 Jiang et al. Oct 2005 B2
6959856 Oh et al. Nov 2005 B2
6960485 Uemura et al. Nov 2005 B2
6964877 Chen et al. Nov 2005 B2
6969626 Guo et al. Nov 2005 B2
6969946 Steranka et al. Nov 2005 B2
6972438 Li et al. Dec 2005 B2
6977396 Shen et al. Dec 2005 B2
6995401 Yamada et al. Feb 2006 B2
6995402 Ludowise et al. Feb 2006 B2
6995474 Ho et al. Feb 2006 B1
7005324 Imai Feb 2006 B2
7005679 Tarsa et al. Feb 2006 B2
7009199 Hall Mar 2006 B2
7023022 Eliashevich et al. Apr 2006 B2
7026181 Guo et al. Apr 2006 B2
7026659 Slater et al. Apr 2006 B2
7026709 Tsai et al. Apr 2006 B2
7034340 Yukimoto Apr 2006 B2
7045828 Shimizu et al. May 2006 B2
7048361 Schmachtenberg et al. May 2006 B2
7049635 Sano et al. May 2006 B2
7054345 Ryou et al. May 2006 B2
7067361 Allen et al. Jun 2006 B2
7067849 Yoo Jun 2006 B2
7078252 Uemura Jul 2006 B2
7080932 Keuper Jul 2006 B2
7095061 Steigerwald et al. Aug 2006 B2
7105860 Shei et al. Sep 2006 B2
7115998 Hiatt et al. Oct 2006 B2
7119003 Bernier et al. Oct 2006 B2
7119422 Chin Oct 2006 B2
7125734 Sackrison et al. Oct 2006 B2
7132691 Tanabe et al. Nov 2006 B1
7138660 Ota et al. Nov 2006 B2
7141825 Horio et al. Nov 2006 B2
7148517 Tu et al. Dec 2006 B2
7154125 Koide et al. Dec 2006 B2
7157294 Uemura et al. Jan 2007 B2
7157746 Ota et al. Jan 2007 B2
7170111 Saxler Jan 2007 B2
7170151 Elpedes et al. Jan 2007 B2
7173277 Tamura et al. Feb 2007 B2
7179670 Shelton et al. Feb 2007 B2
7183586 Ichihara et al. Feb 2007 B2
7186302 Chakraborty et al. Mar 2007 B2
7186580 Tran et al. Mar 2007 B2
7190005 Gibb et al. Mar 2007 B2
7208772 Lee et al. Apr 2007 B2
7210819 Jiang et al. May 2007 B2
7211832 Hirose May 2007 B2
7213942 Jiang et al. May 2007 B2
7217583 Negley et al. May 2007 B2
7221044 Fan et al. May 2007 B2
7265374 Lee et al. Sep 2007 B2
7271421 Yukimoto et al. Sep 2007 B2
7276739 Chen et al. Oct 2007 B2
7279350 Wu et al. Oct 2007 B2
7279783 Fjelstad et al. Oct 2007 B1
7285801 Eliashevich et al. Oct 2007 B2
7285850 Poo et al. Oct 2007 B2
7298033 Yoo Nov 2007 B2
7310458 Wehrly, Jr. Dec 2007 B2
7317211 Watanabe et al. Jan 2008 B2
7321161 Teixeira et al. Jan 2008 B2
7335517 Hayasaka et al. Feb 2008 B2
7335920 Denbaars et al. Feb 2008 B2
7338169 Somani Mar 2008 B2
7342357 Sakano et al. Mar 2008 B2
7348212 Schiaffino et al. Mar 2008 B2
7355274 Lim Apr 2008 B2
7361938 Mueller et al. Apr 2008 B2
7361940 Kim et al. Apr 2008 B2
7364982 Furukawa et al. Apr 2008 B2
7365374 Piner et al. Apr 2008 B2
7365427 Lu et al. Apr 2008 B2
7372082 Kim et al. May 2008 B2
7375380 Asahara et al. May 2008 B2
7391105 Yeom Jun 2008 B2
7391153 Suehiro et al. Jun 2008 B2
7405433 Chew Jul 2008 B2
7413918 Tran et al. Aug 2008 B2
7417259 Sakai et al. Aug 2008 B2
7419894 Makiyama et al. Sep 2008 B2
7420814 Kim et al. Sep 2008 B2
7432142 Saxler et al. Oct 2008 B2
7436000 Kim et al. Oct 2008 B2
7439166 Milosavljevic et al. Oct 2008 B1
7446028 Hiatt et al. Nov 2008 B2
7446341 Bader et al. Nov 2008 B2
7456035 Eliashevich et al. Nov 2008 B2
7456495 Pohl et al. Nov 2008 B2
7470938 Lee et al. Dec 2008 B2
7473934 Nagai et al. Jan 2009 B2
7474681 Lin et al. Jan 2009 B2
7486867 Wang Feb 2009 B2
7488988 Lin et al. Feb 2009 B2
7488989 Nitta et al. Feb 2009 B2
7489086 Miskin et al. Feb 2009 B2
7491976 Takeuchi et al. Feb 2009 B2
7501662 Sonobe et al. Mar 2009 B2
7511311 Kususe et al. Mar 2009 B2
7524686 Chu et al. Apr 2009 B2
7525248 Fan Apr 2009 B1
7530712 Lin et al. May 2009 B2
7531843 Lin et al. May 2009 B2
7535028 Fan et al. May 2009 B2
7544524 Lin et al. Jun 2009 B2
7554126 Higashi et al. Jun 2009 B2
7557443 Ye et al. Jul 2009 B2
7564887 Wang et al. Jul 2009 B2
7566639 Kohda Jul 2009 B2
7566910 Kim et al. Jul 2009 B2
7573074 Shum et al. Aug 2009 B2
7589355 Tomoda et al. Sep 2009 B2
7589408 Weng et al. Sep 2009 B2
7592194 Jonda et al. Sep 2009 B2
7592633 Shakuda Sep 2009 B2
7592637 Zimmerman et al. Sep 2009 B2
7601989 Epler et al. Oct 2009 B2
7608921 Pendse Oct 2009 B2
7622746 Lester et al. Nov 2009 B1
7626210 Shchekin et al. Dec 2009 B2
7626211 Sugiura et al. Dec 2009 B2
7635643 Daubenspeck et al. Dec 2009 B2
7635874 Miller et al. Dec 2009 B2
7645688 Lee et al. Jan 2010 B2
7646036 Kozawa et al. Jan 2010 B2
7648849 Lee et al. Jan 2010 B2
7652298 Chen et al. Jan 2010 B2
7652304 Steigerwald et al. Jan 2010 B2
7671374 Wang et al. Mar 2010 B2
7705370 Fitzgerald Apr 2010 B2
7709282 Fukshima et al. May 2010 B2
7709849 Kal et al. May 2010 B1
7714342 Lee et al. May 2010 B2
7714348 Fan et al. May 2010 B2
7719120 Hiatt et al. May 2010 B2
7723735 Matsuda May 2010 B2
7723736 Lee et al. May 2010 B2
7732825 Kim et al. Jun 2010 B2
7750469 Cho et al. Jul 2010 B2
7750485 Takahashi et al. Jul 2010 B2
7759804 Kanaoka et al. Jul 2010 B2
7763900 Lee Jul 2010 B2
7768020 Kim et al. Aug 2010 B2
7786498 Choi et al. Aug 2010 B2
7791103 Oshima Sep 2010 B2
7795623 Emerson et al. Sep 2010 B2
7824937 Suehiro et al. Nov 2010 B2
7834364 Lee Nov 2010 B2
7838315 Yang et al. Nov 2010 B2
7838891 Lee et al. Nov 2010 B2
7842959 Lee et al. Nov 2010 B2
7843074 Gao et al. Nov 2010 B2
7846755 Kal et al. Dec 2010 B2
7868343 Negley et al. Jan 2011 B2
7868354 Garcia et al. Jan 2011 B2
7880181 Yoon et al. Feb 2011 B2
7893547 Huang et al. Feb 2011 B2
7902572 Ahn et al. Mar 2011 B2
7906788 Nagai Mar 2011 B2
7923198 Sawada Apr 2011 B2
7943286 Xu et al. May 2011 B2
7951625 Kamei May 2011 B2
7968897 Hata et al. Jun 2011 B2
7998761 Kim et al. Aug 2011 B2
7999271 Kim et al. Aug 2011 B2
8021904 Chitnis Sep 2011 B2
8049330 Tain et al. Nov 2011 B2
8076212 Takahashi et al. Dec 2011 B2
8076680 Lee et al. Dec 2011 B2
8097937 Bogner et al. Jan 2012 B2
8118451 Householder et al. Feb 2012 B2
8129917 Kim et al. Mar 2012 B2
8148905 Miskin et al. Apr 2012 B2
8149509 Howes Apr 2012 B2
8159000 Lee et al. Apr 2012 B2
8163582 Zimmerman et al. Apr 2012 B2
8179938 Kim May 2012 B2
8183072 Seo et al. May 2012 B2
8183691 Kanaoka et al. May 2012 B2
8188488 Andrews et al. May 2012 B2
8207543 Hasnain Jun 2012 B2
8211724 Kim et al. Jul 2012 B2
8222672 Kanamura et al. Jul 2012 B2
8227272 Lee et al. Jul 2012 B2
8237173 Nagai Aug 2012 B2
8268715 Hiatt et al. Sep 2012 B2
8269228 Lee et al. Sep 2012 B2
8269238 Kim et al. Sep 2012 B2
8288781 Seo et al. Oct 2012 B2
8299476 Lee et al. Oct 2012 B2
8319246 Sugizaki Nov 2012 B2
8334091 Nozaki et al. Dec 2012 B2
8334155 Krames et al. Dec 2012 B2
8337071 Negley et al. Dec 2012 B2
8338844 Katsuno et al. Dec 2012 B2
8350279 Lee et al. Jan 2013 B2
8368100 Donofrio Feb 2013 B2
8368190 Lee et al. Feb 2013 B2
8368199 Chow et al. Feb 2013 B2
8445933 Lee et al. May 2013 B2
8450751 Engl et al. May 2013 B2
8476648 Lee et al. Jul 2013 B2
8536612 Lee et al. Sep 2013 B2
8581291 Shimokawa et al. Nov 2013 B2
8643029 Lee et al. Feb 2014 B2
8648369 Seo et al. Feb 2014 B2
8716727 Lee et al. May 2014 B2
8809893 Choi Aug 2014 B2
8821961 Bondoux et al. Sep 2014 B2
8835937 Wirth et al. Sep 2014 B2
8846521 Sugizaki Sep 2014 B2
8847254 Roth et al. Sep 2014 B2
8847266 Choi et al. Sep 2014 B2
8878245 Parikh et al. Nov 2014 B2
8896011 Yoon et al. Nov 2014 B2
8928052 Engl et al. Jan 2015 B2
8937326 Lee et al. Jan 2015 B2
8964020 Hersee Feb 2015 B2
8981395 Choi Mar 2015 B2
20020040982 Uemura Apr 2002 A1
20020063258 Motoki May 2002 A1
20020068373 Lo et al. Jun 2002 A1
20020070387 Wang et al. Jun 2002 A1
20030010989 Yukimoto Jan 2003 A1
20030067082 Moshayedi Apr 2003 A1
20030222270 Uemura Dec 2003 A1
20030230606 Devinie Dec 2003 A1
20040012050 Uno et al. Jan 2004 A1
20040012958 Hashimoto et al. Jan 2004 A1
20040026708 Chen Feb 2004 A1
20040206970 Martin Oct 2004 A1
20040211972 Du et al. Oct 2004 A1
20050001225 Yoshimura et al. Jan 2005 A1
20050006659 Ng et al. Jan 2005 A1
20050056855 Lin et al. Mar 2005 A1
20050077531 Kim Apr 2005 A1
20050104225 Huang May 2005 A1
20050110032 Saito et al. May 2005 A1
20050208751 Oh et al. Sep 2005 A1
20050248259 Chang Nov 2005 A1
20050274970 Ludowise Dec 2005 A1
20060001035 Suehiro et al. Jan 2006 A1
20060043433 Matsushita Mar 2006 A1
20060081858 Lin et al. Apr 2006 A1
20060081869 Lu et al. Apr 2006 A1
20060115927 Yeo et al. Jun 2006 A1
20060131599 Slater et al. Jun 2006 A1
20060138443 Fan et al. Jun 2006 A1
20060183625 Miyahara Aug 2006 A1
20060202225 Kim et al. Sep 2006 A1
20060202272 Wu et al. Sep 2006 A1
20060214173 Beeson et al. Sep 2006 A1
20070114563 Paek et al. May 2007 A1
20070145392 Haberern et al. Jun 2007 A1
20070257901 Gotou et al. Nov 2007 A1
20070284598 Shakuda et al. Dec 2007 A1
20080029761 Pena Feb 2008 A1
20080087902 Lee et al. Apr 2008 A1
20080090329 Wehrly Apr 2008 A1
20080099890 Chen et al. May 2008 A1
20080111224 Byun et al. May 2008 A1
20080179602 Negley et al. Jul 2008 A1
20080182369 Jeong et al. Jul 2008 A1
20080261340 Matsuo Oct 2008 A1
20080290364 Kamiya et al. Nov 2008 A1
20090039359 Yoon et al. Feb 2009 A1
20090085048 Lee et al. Apr 2009 A1
20090140272 Beeson et al. Jun 2009 A1
20090140279 Zimmerman et al. Jun 2009 A1
20090152740 Park et al. Jun 2009 A1
20090267085 Lee et al. Oct 2009 A1
20090283787 Donofrio et al. Nov 2009 A1
20100059785 Lin et al. Mar 2010 A1
20100078656 Seo et al. Apr 2010 A1
20100117111 Illek et al. May 2010 A1
20100117188 Waldrab et al. May 2010 A1
20100148190 Kim et al. Jun 2010 A1
20100155941 Matsuki et al. Jun 2010 A1
20100163887 Kim et al. Jul 2010 A1
20100163900 Seo et al. Jul 2010 A1
20100176405 Villard Jul 2010 A1
20100244060 Lee et al. Sep 2010 A1
20110101414 Thompson et al. May 2011 A1
20110140135 Lee et al. Jun 2011 A1
20110169040 Seo et al. Jul 2011 A1
20110175129 Lee et al. Jul 2011 A1
20110220931 Kojima Sep 2011 A1
20110297965 Akimoto Dec 2011 A1
20120032218 Choi et al. Feb 2012 A1
Foreign Referenced Citations (17)
Number Date Country
1734797 Feb 2006 CN
101752399 Jun 2010 CN
11-008414 Jan 1999 JP
2002-319704 Oct 2002 JP
2004006582 Jan 2004 JP
2008130656 Jun 2008 JP
2008141015 Jun 2008 JP
4151284 Jul 2008 JP
100599012 Jul 2006 KR
610650 Aug 2006 KR
100838197 Jun 2008 KR
20100016631 Feb 2010 KR
1020100016631 Feb 2010 KR
1020100036617 Apr 2010 KR
1020100079843 Jul 2010 KR
2004023568 Mar 2004 WO
2007001124 Jan 2007 WO
Non-Patent Literature Citations (28)
Entry
US 7,282,743, 10/2007, Sakai et al. (withdrawn)
US 8,314,430, 11/2012, Illek et al. (withdrawn)
A Non-Final Office Action dated Sep. 19, 2016 in U.S. Ex Parte Reexamination Control No. 90/013,725.
Notice of Allowance of U.S. Appl. No. 12/623,990 dated Apr. 27, 2012.
Non-Final Office Action of U.S. Appl. No. 12/623,968 dated Jan. 17, 2012.
Non-Final Office Action of U.S. Appl. No. 12/623,990 dated Jan. 19, 2012.
Notice of Allowance of U.S. Appl. No. 12/624,011 dated Jan. 24, 2012.
Non-Final Office Action of U.S. Appl. No. 12/123,162 dated Aug. 5, 2010.
Notice of Allowance of U.S. Appl. No. 12/123,162 dated Nov. 30, 2010.
Notice of Allowance of related U.S. Appl. No. 13/345,348 dated Jun. 25, 2012.
Notice of Allowance of related U.S. Appl. No. 12/623,968 dated May 21, 2012.
Non-Final Office Action dated Apr. 13, 2012 for U.S. Appl. No. 13/345,348.
Notice of Allowance dated Jan. 11, 2013 issued for U.S. Appl. No. 13/482,851.
Non-Final Office Action dated Jun. 13, 2013, in U.S. Appl. No. 13/865,719.
Notice of Allowance dated Oct. 1, 2013, in U.S. Appl. No. 13/865,719.
Ex Parte Quayle Action dated Jan. 15, 2015 in U.S. Appl. No. 13/194,317.
Notice of Allowance dated Feb. 27, 2015 in U.S. Appl. No. 13/194,317.
Notice of Allowance dated Aug. 14, 2015 in U.S. Appl. No. 14/708,029.
Corrected Notice of Allowance dated Sep. 14, 2015 in U.S. Appl. No. 14/708,029.
Notice of Allowance dated Nov. 12, 2015 in U.S. Appl. No. 14/815,433.
Notice of Allowance dated Jul. 11, 2016 in U.S. Appl. No. 15/041,907.
Written Opinion of International Searching Authority dated May 1, 2012 in International Application No. PCT/KR2011/006544.
International Search Report dated May 1, 2012 in International Application No. PCT/KR2011/006544.
Request for Ex Parte Reexamination re U.S. Pat. No. 9,070,851, CRU Control No. 90/013,725, file Apr. 15, 2016.
USPTO Decision Decision on Request for Reexamination re U.S. Pat. No. 9,070,851, CRU Control No. 90/013,725, dated May 18, 2016.
Notice of Allowance dated Feb. 2, 2015 in U.S. Appl. No. 14/462,029.
Non-Final Office Action dated Sep. 19, 2017, in U.S. Appl. No. 15/389,413.
First Office Action dated Nov. 17, 2017 for Chinese Patent Application No. 201610133009 (with unverified English translation).
Related Publications (1)
Number Date Country
20160365382 A1 Dec 2016 US
Continuations (4)
Number Date Country
Parent 15041907 Feb 2016 US
Child 15247516 US
Parent 14815433 Jul 2015 US
Child 15041907 US
Parent 14708029 May 2015 US
Child 14815433 US
Parent 13194317 Jul 2011 US
Child 14708029 US