Claims
- 1. A method of processing a wafer, incorporating a processing chamber for subjecting a semiconductor wafer to a plasma process, a generator for generating plasma in the processing chamber, and a wafer stage for carrying thereon the semiconductor wafer so as to subject the semiconductor wafer to the plasma process, wherein the wafer stage has an attaching part for attachment to the wafer processing apparatus, which is commonly used among a plurality of wafer stages, and is configured to cope with a change of the wafer stage into a wafer stage having a different function, and a high frequency voltage for applying a bias voltage to the semiconductor wafer, and a D.C. voltage for providing a potential difference between the semiconductor wafer and the wafer stage are applied to the wafer stage.
- 2. A method as claimed in claim 1, wherein the wafer stage is configured to enable the wafer stage to be separated from a structure to which the wafer stage is secured, in order to mount any of a plurality of wafer stages having different functions on the structure, a means for securing the wafer stage to the structure, a component part which requires alignment between the structure and the wafer stage, or a structure part is commonly used among a plurality of wafer stages.
- 3. A method as claimed in claim 2, wherein the component part or the structure part are an electrical connection structure, a semiconductor wafer transfer mechanism, and a cooling structure for the wafer stage, a through hole for introducing cooling gas between the semiconductor wafer and the wafer stage, or a semiconductor wafer monitor mechanism.
- 4. A method as claimed in claim 2, wherein the wafer stage is composed of a base formed therein with a temperature adjusting groove for circulating temperature adjusting medium therethrough in order to cool or heat the wafer stage, and a lower cover joined to the base on the temperature adjusting groove side.
- 5. A method as claimed in any one of claims 1-4, wherein a temperature of the semiconductor wafer, a temperature of the temperature adjusting medium and a temperature of the wafer stage are monitored in order to control the wafer process.
- 6. A method of processing a wafer, incorporating a processing chamber for subjecting a semiconductor wafer to a plasma process, a generator for generating plasma in the processing chamber, and a wafer stage for carrying thereon the semiconductor wafer so as to subject the semiconductor wafer to the plasma process, wherein the wafer stage comprises a heat insulation layer and a temperature adjusting groove, the heat insulation layer is made of a material having a thermal conductivity which is smaller than that of a material of the wafer stage, the temperature adjusting groove is adapted to circulate a temperature adjusting medium therethrough so as to cool or heat the wafer stage, a high frequency voltage for applying a bias voltage to the semiconductor wafer, and a D.C. voltage for providing a potential difference between the semiconductor wafer and the wafer stage are applied to the wafer stage, and the temperature adjusting medium is circulated through the temperature adjusting groove formed in the wafer stage so as to control the temperature of the wafer stage.
- 7. A method as claimed in claim 6, wherein the temperature adjusting groove is formed only on either the inside or the outside of the heat insulating layer.
- 8. A method as claimed in claim 6, wherein the temperature adjusting groove is provided in each of the inside and the outside of the heat insulation layer.
- 9. A method as claimed in claim 6, wherein a dielectric film is formed on the outer surface of the wafer stage, and an electrical potential difference is provided between the dielectric film and the semiconductor wafer so as to produce an electrostatic chuck function for fixing the semiconductor wafer with a static electric force.
- 10. A method as claimed in claim 9, wherein the dielectric film is formed of a sintered material comprising a ceramic as a main component.
- 11. A method as claimed in claim 9, wherein the dielectric film is secured through either a joint by an electrically conductive brazing material or a joint by an adhesive.
- 12. A method as claimed in claim 9, wherein said dielectric film is a film formed by a chemical vapor phase growth process and made of ceramic as a main component.
- 13. A method as claimed in claim 9, wherein the dielectric film is a film formed by spray coating, and made of ceramic as a main component.
- 14. A method as claimed in any one of claims 6-13, wherein a temperature of the semiconductor wafer, a temperature of the temperature adjusting medium and a temperature of the wafer stage are monitored in order to control the wafer process.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This is a divisional of U.S. application Ser. No. 10/086,722, filed Mar. 4, 2002, the subject matter of which is incorporated by reference herein.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10086722 |
Mar 2002 |
US |
Child |
10655007 |
Sep 2003 |
US |