Claims
- 1. A semiconductor device comprising a semiconductor body having an insulating layer portion upon a surface thereof and at least two spaced conductor regions on said insulating layer portion, said conductor regions being covered by and completely recessed in a further insulating layer portion, and said conductor regions being separated one from another by said further insulating layer portion, a conductive track above said further insulating layer portion and having parts recessed into said further insulating layer portion and interconnecting said at least two spaced conductor regions through windows provided in said further insulating layer portion, characterized that an etching stopper layer of a material different from that of said further insulating layer portion separates said conductive track from said further insulating layer portion at regions of said further insulating layer portion spacing said conductor regions one from another and at regions covering said conductor regions, said etching stopper layer being selectively etchable relative to said further insulating layer portion, apertures in said etching stopper layer defining the locations of said windows, said etching stopper layer comprising polycrystalline silicon and portions of said etching stopper layer forming further parts of said semiconductor device other than etching stoppers.
- 2. A semiconductor device as in claim 10, wherein said at least two conductor regions form clock electrodes of an array of clock electrodes of a charge-coupled device, which array forms part of a common wiring layer, said clock electrodes being formed from a first polycrystalline silicon layer and said etching stopper layer being formed from a second polycrystalline silicon layer which is electrically separated from the first polycrystalline silicon layer by an interposed portion of the further insulating layer portion, the thickness of the second polycrystalline silicon layer being greater than that of the first polycrystalline silicon layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9100094 |
Jan 1991 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/083,867, filed Jun. 28, 1993, and now abandoned, which is a continuation of Ser. No. 07/821,212, filed Jan. 16, 1992, and also abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0108251 |
May 1984 |
EPX |
0224013 |
Apr 1987 |
EPX |
0272051 |
Jun 1988 |
EPX |
Non-Patent Literature Citations (2)
Entry |
IBMTDB, Low Sheet Resistance Gate Electrode with Conventional Borderless Contacts, vol. 32, No. 6B, Nov. 1989, pp. 122-123. |
J. L. Yeh et al, IEEE Proc. VLSI MIC, pp. 95-100, 1988. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
83867 |
Jun 1993 |
|
Parent |
821212 |
Jan 1992 |
|