Claims
- 1. A wiring pattern inspection apparatus for inspecting an abnormality of wiring pattern formed on a printed circuit board, comprising:
- image inputting means for optically illuminating a surface of said printed circuit board including said wiring pattern and for photoelectrically converting optical information of said printed circuit board surface due to the optical illumination into a grey level image;
- bi-level conversion means responsive to said grey level image from said image inputting means to convert said grey level image into a bi-level image in which the wiring pattern side and a background side of said wiring pattern are separated from each other;
- first removing means coupled to said bi-level conversion means to contract said bi-level image by a size corresponding to n pixels from the background side and then to expand the contracted bi-level image by a size corresponding to m pixels, wherein said first removing means includes a first AND-processing means to calculate a logical product of the expanded bi-level image and said bi-level image from said bi-level conversion means;
- second removing means coupled to said first removing means to invert the logical-product bi-level image which is the calculation result of said first removing means and then to contract the inverted logical-product bi-level image by a size corresponding to n' pixels and further, to expand the contracted inverted logical-product bi-level image by a size corresponding to m' pixels, wherein said second removing means includes,
- a second AND-processing means to calculate a logical-product of the expanded inverted logical-product bi-level image and the inverted logical-product bi-level image, and
- an inverter means to again invert the calculation result of said second AND-processing means; and
- defect detecting means coupled to said second removing means to detect a defect of said wiring pattern on the basis of the inverted calculation result of said inverter means.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-30580 |
Feb 1991 |
JPX |
|
3-265890 |
Oct 1991 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/219,759 filed Mar. 29, 1994, now U.S. Pat. No. 5,459,795, which is a continuation of application Ser. No. 07/829,199, filed Feb. 3, 1992, now abandoned.
US Referenced Citations (11)
Non-Patent Literature Citations (4)
Entry |
"Machine-vision Techniques for Inspection of Printed Wiring Boards and Thick-film Circuits" by J.L.C. Sanz et al, J. Opt. Amer., vol. 3, No. 9, pp. 1465-1482, Sep. 1986. |
"Novel Method for Analysis of Printed Circuit Images" by J.R. Mandeville, IBM J. Res. Develop., vol. 29, No. 1, pp. 73-86, Jan. 1985. |
"Comparison Study of Graphic thinning Processes" by H. Tamura, Information Processing Society of Japan 1-1(1975), pp. 1-12. |
Davis et al, "Thinning Algorithms: A critque and a New Methodology", Pattern Recognition vol. 14, Nos. 1-6 pp. 53-63 (1981). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
219759 |
Mar 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
829199 |
Feb 1992 |
|