Claims
- 1. A circuit comprising:an array of storage cells arranged in rows and columns; a plurality of wordlines, each wordline connected with gates of transfer transistors of a different row of the storage cells; a node for receiving a supply voltage; a decoder, responsive to a control signal, for simultaneously applying the supply voltage to all of the wordlines of the array.
- 2. A circuit, in accordance with claim 1, wherein:the supply voltage is applied from an external source.
- 3. A circuit, in accordance with claim 2, wherein:the supply voltage has a selectable magnitude.
- 4. A circuit, in accordance with claim 1, wherein:a supply voltage is applied for a predetermined time and has a predetermined magnitude.
- 5. A circuit, in accordance with claim 1, further comprising:a plurality of complementary pairs of bitlines, each pair of bitlines interconnecting with the storage cells in a different column of the array; a precharge circuit for precharging the plurality of complementary pairs of the bitlines to a precharge voltage; and a precharge disabling circuit, responsive to the control signal, for disabling the precharge circuit from applying the precharge voltage and for supplying an alternative voltage to both bitlines of each pair of the plurality of complementary pairs of bitlines.
- 6. A circuit, in accordance with claim 5, further comprising:a plurality of amplifiers, each amplifier connected with a separate pair of the bitlines; and a circuit, responsive to the control signal, for disabling operation of the entire plurality of the amplifiers.
- 7. A circuit, in accordance with claim 6, wherein:the supply voltage is applied from an external source.
- 8. A circuit, in accordance with claim 7, wherein:the supply voltage has a selectable magnitude.
- 9. A circuit, in accordance with claim 6, wherein:a supply voltage is applied for a predetermined time and has a predetermined magnitude.
- 10. A circuit, in accordance with claim 1, further comprising:a plurality of complementary pairs of bitlines, each pair of bitlines interconnecting with the storage cells in a different column of the array; a plurality of amplifiers, each amplifier connected with a separate pair of the complementary bitlines; and a circuit, responsive to the control signal, for disabling operation of the entire plurality of the amplifiers.
CROSS REFERENCE TO A RELATED PATENT APPLICATION
The following commonly assigned patent application and patent are hereby incorporated herein by reference:
US Referenced Citations (9)
| Number |
Name |
Date |
Kind |
|
4680762 |
Hardee et al. |
Jul 1987 |
A |
|
4809231 |
Shannon et al. |
Feb 1989 |
A |
|
4903265 |
Shannan et al. |
Feb 1990 |
A |
|
4956816 |
Atsumi et al. |
Sep 1990 |
A |
|
5034923 |
Kuo et al. |
Jul 1991 |
A |
|
5208778 |
Kumanoya et al. |
May 1993 |
A |
|
5309446 |
Cline et al. |
May 1994 |
A |
|
5424988 |
McClure et al. |
Jun 1995 |
A |
|
5436910 |
Takeshima et al. |
Jul 1995 |
A |