This invention relates generally to a wrap around gate field effect transistor (WAGFET) and, more particularly, to a WAGFET that includes a plurality of three-dimensional castellation structures each having one or more channels layers deposited on a heavily doped layer, where gate metal is deposited on the castellation structures and between the castellation structures to be in direct electrical contact with the heavily doped gate layer so as to modulate the channel layer from all directions.
Field-effect transistors (FET) are well known in the transistor art, and come in a variety of well known types, such a HEMT, MOSFET, MISFET, FinFET, etc., and can be integrated as horizontal devices or vertical devices. A typical FET will include various semiconductor layers, such as silicon, gallium arsenide (GaAs), indium gallium arsenide (InGaAs), gallium nitride (GaN), indium phosphide (InP), etc. Sometimes the semiconductor layers are doped with various impurities, such as boron, to increase the population of carriers in the layer, where the higher the doping level of the layer the greater the conductivity of the particular semiconductor material. An FET will also include a source terminal, a drain terminal and a gate terminal, where one or more of the semiconductor layers is designated a channel layer and is in a electrical contact with the source and drain terminals. An electrical potential provided to the source terminal allows electrical carriers, either N-type or P-type, to flow through the channel layer to the drain terminal. An electric signal applied to the gate terminal creates an electrical field that modulates the carriers in the channel layer, where a small change in the gate voltage can cause a large variation in the population of carriers in the channel layer to change the current flow from the source terminal to the drain terminal.
It is known in the art to provide an FET that includes spaced apart castellation structures including one or more channel layers all deposited on a common base structure. In these types of castellated FETs, a common gate metal is deposited on the base structure so that it encloses all of the castellation structures, particularly tops of the castellation structures and sides of the castellation structures. In this type of configuration, the electric field generated by the gate terminal to modulate the channel layer or layers is applied to not only the top of the channel layer, but also to the sides of the channel layer, which improves the amplification of the current flow.
The following discussion of the embodiments of the invention is directed to a WAGFET including a plurality of castellation structures and a heavily doped gate layer, where gate metal is deposited on the castellation structures and between the castellation structures to be in direct electrical contact with the heavily doped gate layer so as to modulate the channel layer from all directions, where the discussion is merely exemplary in nature, and is in no way intended to limit the invention or its applications or uses.
As is apparent, in this configuration, the gate terminal 28 is formed on top of each of the castellation structures 36 and around the sides of each of the castellation structures 36 so that a voltage potential from the gate terminal 28 is provided to sides and the top of the channel layers 38 and 40. Further, the gate terminal 28 is in electrical contact with the gate layer 18 so that the gate layer 18 is at the same potential as the terminal 28, which causes a current flow therethrough that generates an electric field applied to a bottom of the channel layers 38 and 40. The field effect from the upper, lateral and lower surfaces of the castellation structures 36 provides a more uniform channel flow in each of the channel layers 36 and 40 in each of the castellation structures 36. In other words, applying a modulation signal to all sides of the channel layers 38 and 40, provides a more uniform modulation of the electric field, which allows the WAGFET 10 to operate with higher linearity to amplify signals with different strengths. The modulating signals from the gate terminal 28 and the heavily doped gate layer 18 operate to populate the channel layers 38 and 40 in a uniform manner so that the performance of the channel layers 38 and 40 is improved. In this manner, the gate layer 18 can be grown on the base layers in the same manner as the castellation structures 36, where the gate terminal 28 is then deposited on top of the castellation structures 36, and where the gate layer 18 will ultimately act as a suitable conductor.
The foregoing discussion discloses and describes merely exemplary embodiments of the present invention. One skilled in the art will readily recognize from such discussion and from the accompanying drawings and claims that various changes, modifications and variations can be made therein without departing from the spirit and scope of the invention as defined in the following claims.
Number | Name | Date | Kind |
---|---|---|---|
6888181 | Liao et al. | May 2005 | B1 |
7074623 | Lochtefeld et al. | Jul 2006 | B2 |
7122412 | Chen et al. | Oct 2006 | B2 |
7432139 | Currie | Oct 2008 | B2 |
7456476 | Hareland et al. | Nov 2008 | B2 |
7714384 | Seliskar | May 2010 | B2 |
7859044 | Wong et al. | Dec 2010 | B2 |
8183627 | Currie | May 2012 | B2 |
8394684 | Kanakasabapathy et al. | Mar 2013 | B2 |
8445963 | Jakschik et al. | May 2013 | B2 |
8497177 | Chang et al. | Jul 2013 | B1 |
8614434 | Bangsaruntip et al. | Dec 2013 | B2 |
8629512 | Liaw | Jan 2014 | B2 |
8823060 | Colinge et al. | Sep 2014 | B1 |
8847324 | Choi et al. | Sep 2014 | B2 |
20080050897 | Kottantharayil | Feb 2008 | A1 |
20080206937 | Furukawa et al. | Aug 2008 | A1 |
20120280208 | Jain | Nov 2012 | A1 |
20120305893 | Colinge | Dec 2012 | A1 |
20150123215 | Obradovic et al. | May 2015 | A1 |
20160049504 | Renaldo et al. | Feb 2016 | A1 |
20170003248 | Yang | Jan 2017 | A1 |
20170221893 | Tak | Aug 2017 | A1 |
Entry |
---|
Xue, Fei et al. “Nonplanar InGaAs Gate Wrapped Around Field-Effect Transistors” IEEE Transactions on Electron Devices vol. 61, No. 7, Jul. 2014, pp. 2332-2337. |
Xue, Fei, “Excellent Device Performance of 3D In0.53Ga0.47As Gate Wrap-Around Field-Effect-Transistors with High-k Gate Dielectrics” Electron Devices Meeting (IEDM) IEEE International, 2012, pp. 27.5.1-27.5.4. |
Hisamoto, Digh, “FinFET—A Self-Aligned Double-Gate MOSFET Scalable to 20 nm” Electron Devices IEEE Transactions on 47.12, 2000, pp. 2320-2325. |
Number | Date | Country | |
---|---|---|---|
20170345895 A1 | Nov 2017 | US |