Claims
- 1. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with a first oxide layer interposed therebetween, said first oxide layer comprising an oxidized surface of said metal containing layer, and a CMOS circuit for driving said active matrix circuit formed over said substrate, said CMOS circuit comprising at least a pair of N-channel and P-channel thin film transistors; a first wiring formed over said substrate; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, wherein said second wiring is connected to said first wiring through said contact hole, wherein said second wiring is connected to said pair of N-channel and P-channel thin film transistors, and wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 2. An active matrix display device according to claim 1 wherein said pixel electrode comprises a conductive transplant oxide film.
- 3. An active matrix display device according to claim 1 wherein said first oxide layer has a thickness less than 1000 Å.
- 4. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor film, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with an oxide film interposed therebetween, wherein said metal containing layer comprises a material selected from the group consisting of aluminum, tantalum, titanium, tungsten, molybdenum, an alloy thereof, tantalum nitride, titanium nitride, tungsten nitride and molybdenum nitride, and a CMOS circuit for driving said active matrix circuit formed over said substrate, said CMOS circuit comprising at least a pair of N-channel and P-channel thin film transistors; a first wiring formed over said substrate; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, wherein said second wiring is connected to said first wiring through said contact hole, wherein said second wiring is connected to said pair of N-channel and P-channel thin film transistors, and wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 5. An active display device according to claim 4 wherein said pixel electrode comprises a conductive transparent oxide film.
- 6. An active matrix display device according to claim 4 wherein said first oxide layer has a thickness less than 1000 Å.
- 7. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with an anodic oxide layer interposed therebetween, said anodic oxide layer comprising an oxidized surface of said metal containing layer, and a CMOS circuit for driving said active matrix circuit formed over said substrate, said CMOS circuit comprising at least a pair of N-channel and P-channel thin film transistors; a first wiring formed over said substrate; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, wherein said second wiring is connected to said first wiring through said contact hole, wherein said second wiring is connected to said pair of N-channel and P-channel thin film transistors, and wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 8. An active matrix display device according to claim 7 wherein said pixel electrode comprises an conductor transparent oxide film.
- 9. An active matrix display device according to claim 7 wherein said first oxide layer has a thickness less than 1000 Å.
- 10. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with a first oxide layer interposed therebetween, said first oxide layer comprising an oxidized surface of said metal containing layer, and a driving circuit formed over said substrate, said driving circuit comprising: a first wiring formed on the insulating surface; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, said second wiring connecting to said first wiring through said contact hole, wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 11. An active matrix display device according to claim 10 wherein said pixel electrode comprises a conductor transparent oxide film.
- 12. An active matrix display device according to claim 10 wherein said first oxide layer has a thickness less than 1000 Å.
- 13. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor film, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with a first oxide layer interposed therebetween, wherein said metal containing layer comprises a material selected from the group consisting of aluminum, tantalum, titanium, tungsten, molybdenum, an alloy thereof, tantalum nitride, titanium nitride, tungsten nitride and molybdenum nitride, and a driving circuit formed over said substrate, said driving circuit comprising: a first wiring formed on the insulating surface; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, said second wiring connecting to said first wiring through said contact hole, wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 14. An active matrix display device according to claim 13 wherein said pixel electrode comprises a conductive transparent oxide film.
- 15. An active matrix display device according to claim 13 wherein said first oxide layer has a thickness less than 1000 Å.
- 16. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with an anodic oxide layer interposed therebetween, said anodic oxide layer comprising an oxidized surface of said metal containing layer, and a driving circuit formed over said substrate, said driving circuit comprising: a first wiring formed on the insulating surface; an oxide layer formed on said first wiring; a contact hole formed in said oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said oxide layer, said second wiring connecting to said first wiring through said contact hole, wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 17. An active matrix display device according to claim 16 wherein said pixel electrode comprises a conductive transparent oxide film.
- 18. An active matrix display device according to claim 16 wherein said anodic oxide layer has a thickness less than 1000 Å.
- 19. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a crystalline semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with a first oxide layer interposed therebetween, said first oxide layer comprising an oxidized surface of said metal containing layer, and a CMOS circuit for driving said active matrix circuit formed over said substrate, said CMOS circuit comprising at least a pair of N-channel and P-channel thin film transistors; a first wiring formed over said substrate; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, wherein said second wiring is connected to said first wiring through said contact hole, wherein said second wiring is connected to said pair of N-channel and P-channel thin film transistors, and wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 20. An active matrix display device according to claim 19 wherein an pixel electrode comprises a conductive transparent oxide film.
- 21. An active matrix display device according to claim 19 wherein said first oxide layer has a thickness less than 1000 Å.
- 22. An active matrix display device comprising:a substrate having an insulating surface; an active matrix circuit over said substrate, said active matrix circuit comprising: at least one thin film transistor having source and drain regions and a channel region therebetween in a crystalline semiconductor layer, and a gate electrode adjacent to said channel region with a gate insulating film interposed therebetween; a pixel electrode formed over said substrate and electrically connected to one of said source and drain regions; a capacitor formed between a metal containing layer and a portion of said pixel electrode with a first oxide layer interposed therebetween, said first oxide layer comprising an oxidized surface of said metal containing layer, and a driving circuit formed over said substrate, said driving circuit comprising: a first wiring formed on the insulating surface; a second oxide layer formed on said first wiring; a contact hole formed in said second oxide layer in which a contact portion of said first wiring is exposed; and a second wiring formed over said second oxide layer, said second wiring connecting to said first wiring through said contact hole, wherein a width of an upper portion of said contact hole is larger than that of a lower portion of said contact hole.
- 23. An active matrix display device according to claims 22 wherein said pixel electrode comprises a conductive transparent oxide film.
- 24. An active matrix display device according to claim 22 wherein said first oxide layer has a thickness less than 1000 Å.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-54322 |
Feb 1992 |
JP |
|
5-029744 |
Jan 1993 |
JP |
|
Parent Case Info
This application is a Divisional of Application Ser. No. 09/151,269 filed Sep. 11, 1998; which it self is a Divisional of Ser. No. 08/445,156 filed May 31,1995, now U.S. Pat. No. 5,849,611; which is a Divisional of Ser. No. 08/014,455 filed Feb. 3, 1993, now U.S. Pat. No. 5,485,019.
US Referenced Citations (37)
Foreign Referenced Citations (50)
Number |
Date |
Country |
0 072 216 |
Feb 1983 |
EP |
55-162224 |
Dec 1980 |
JP |
58-2073 |
Jan 1983 |
JP |
58-23478 |
Feb 1983 |
JP |
58-23479 |
Feb 1983 |
JP |
58-27365 |
Feb 1983 |
JP |
63-126277 |
May 1983 |
JP |
58-105574 |
Jun 1983 |
JP |
58-106861 |
Jun 1983 |
JP |
58-115864 |
Jul 1983 |
JP |
58-118154 |
Jul 1983 |
JP |
58-164268 |
Sep 1983 |
JP |
58-192379 |
Nov 1983 |
JP |
59-21067 |
Feb 1984 |
JP |
59-63746 |
Apr 1984 |
JP |
60-245173 |
Dec 1985 |
JP |
60-245174 |
Dec 1985 |
JP |
61-181165 |
Apr 1986 |
JP |
61-231767 |
Oct 1986 |
JP |
62-73658 |
Apr 1987 |
JP |
62-73660 |
Apr 1987 |
JP |
62-214669 |
Sep 1987 |
JP |
63-9978 |
Jan 1988 |
JP |
63-13347 |
Jan 1988 |
JP |
63-70832 |
Mar 1988 |
JP |
63-102265 |
May 1988 |
JP |
63-178560 |
Jul 1988 |
JP |
63-219152 |
Sep 1988 |
JP |
63-219252 |
Sep 1988 |
JP |
64-89464 |
Apr 1989 |
JP |
1-158775 |
Jun 1989 |
JP |
1-183583 |
Jul 1989 |
JP |
1-183853 |
Jul 1989 |
JP |
1-194351 |
Aug 1989 |
JP |
1-296642 |
Nov 1989 |
JP |
1-2741177 |
Nov 1989 |
JP |
2-51129 |
Feb 1990 |
JP |
2-133941 |
May 1990 |
JP |
2-159730 |
Jun 1990 |
JP |
2-228041 |
Sep 1990 |
JP |
2-228042 |
Sep 1990 |
JP |
3-165575 |
Jul 1991 |
JP |
3-185735 |
Aug 1991 |
JP |
3-217059 |
Sep 1991 |
JP |
3-272183 |
Dec 1991 |
JP |
4-273215 |
Sep 1992 |
JP |
4-299864 |
Oct 1992 |
JP |
4-360580 |
Dec 1992 |
JP |
5-267667 |
Oct 1993 |
JP |
62-76545 |
Sep 1994 |
JP |
Non-Patent Literature Citations (5)
Entry |
Fukase et al., IEDM 1992 Proc., p. 837, “A margin-free contact process using an Al203 etch-stop . . . ”, 1992. |
J. Torkel Wallmark et al., “Field-Effect Transistors: Physics, Technology and Applications”, (1968), pp. 199. |
Richard S. C. Cobbold, “Theory and Applications of Field-Effect Transistors”, (1971), (1 page). |
C. W. Wilmsen, “Chemical Composition and Formation of Thermal and Anodic Oxide/III-V Compound Semiconductor Interfaces”, J. Vac. Sci. Technol., vol. 13, No. 3, Sep.-Oct. 1981, pp. 279-287. |
IBM Technical Discl. Bulletin 34(10a)(1992)219, “Method for forming via hole formation”, Mar. 1992. |