NB9406185, “Statistical Method of Noise Estimation in a Synchronous System”, IBM Technical Disclosure Bulletin, vol. 37, No. 6B, Jun. 1994, pp. 185-194 (16 pages).* |
Cao et al., “Effects of Global Interconnect Optimizations on Performance Estimation of Deep Submicron Design”, IEEE/ACM International Conference on Computer Aided Design, Nov. 5, 2000, pp. 56-61.* |
Zheng et al., “Noise Margin Constraints for Interconnectivity in Deep Submicron Low Power and Mixed-Signal VLSI Circuits”, Proceedings of 20th Anniversary Conference on Advanced Research in VLSI, Mar. 21, 1999, pp. 123-136.* |
Yao et al., “An Efficient Power Routing Technique to Resolve the Current Crowding Effect in the Power Grid Structure of Gate Arrays”, Proceedings of Seventh Annual IEEE International ASIC Conference and Exhibit, Sep. 19, 1994, pp. 134-137.* |
Laszlo Gal, “On-Chip Cross Talk—The New Signal Integrity Challenge,” Proc. CICC '95, IEEE, pp. 12.1.1-12.1.4, Jan. 1995. |
Laurence H. Cooke, et al., “Signal Integrity Effects in System-on-Chip Designs-A Designer's Perspective,” Book chapter appearing in: “Signal Integrity Effects in Custom IC and ASIC Designs”, R. Singh (ed.), IEEE, 2001, pp. 1-11, Jan. 2001. |
Lei He; Kevin M. Lepak, “Simultaneous Shield Insertion and Net Ordering for Capacitive and Inductive Coupling Minimization,” Proc. ISPD 2000, pp. 55-60, Apr. 9, 2000. |
Naveed Sherwani, “Algorithms for VLSI Physical Design Automation,” 3rd Edition, Published by Kluwer Academic Publishers, 1999, pp. 191-218, 291-415, 440-444, Jan. 1999. |