Claims
- 1. A method for forming an air gap structure in an integrated circuit, the steps comprising:
forming a conductive structure with a first dielectric layer on a substrate, said conductive structure including conductive plugs; forming at least an opening on the first dielectric layer and adjacent to the conductive structure ; and forming a second dielectric layer over the substrate to form at least an air gap in the opening.
- 2. The method of claim 1, wherein said conductive structure comprises a metal line layer and a metal via layer including said conductive plugs.
- 3. The method of claim 1, comprises at least one said air gap has a height above the top of the conductive structure.
- 4. The method of claim 1, comprises at least one said air gap has a depth below the bottom of the conductive structure.
- 5. The method of claim 1, comprise using the conductive structure as a mask to form said at least an opening.
- 6. A method for forming an integrated circuit, the method comprising:
forming a device layer on a substrate; and forming at least a first dielectric layer on the device layer; and patterning said at least first dielectric layer to form first openings for plugs; and forming an interconnect structure including a patterned conductive layer overlaying conductive plugs formed in said first openings; forming an adjustable-depth trench between the patterned interconnect structure and forming a second dielectric layer over the trench to form at least one air gap therein.
- 7. The method of claim 6, further including steps of: making an electrical connection to said device layer using said conductive plugs.
- 8. The method of claim 6, wherein said conductive plugs consist of a metal material including Tungsten and/or aluminum based metal.
- 9. The method of claim 6, wherein said patterned conductive layer includes an aluminum based metal.
- 10. The method of claim 6, wherein said interconnect structure includes refractory material barrier layer.
- 11. The method of claim 6, wherein said interconnect structure is used as a mask during formation of said at least one air gap.
- 12. The method of claim 6, further including a step of forming a barrier layer in said first opening and said second opening prior to forming said first plug and said second plug respectively.
- 13. The method of claim 6, wherein said second dielectric layer has relatively poor step coverage.
- 14. The method of claim 6, wherein said air gap extends below a top surface of said device layer.
- 15. The method of claim 6, wherein said air gap extends above a top surface of said conductive layer.
- 18. A method for forming an air gap structure in an integrated circuit, the method comprising:
forming a device layer; and forming at least a first dielectric layer on the device layer; and patterning said at least first dielectric layer to form first openings for plugs; and forming a conductive structure including a conductive line layer over a conductive plug layer; wherein at least some of said conductive plugs in said conductive plug layer extend and form an electrical connection to said device layer; and forming a second opening between two adjacent ones of said first conductive lines in said interconnect structure; and wherein said second opening is characterized by a trench depth that can be varied by controlling an etch process; forming a second dielectric layer over said second opening to form at least one air gap between said two adjacent ones of said first conductive lines; wherein said at least one air gap has a height that is controlled in part by said trench depth.
- 19. The method of claim 18, wherein said trench depth can extend below respective bottom portions of said two adjacent conductive lines so as to effectuate a desired air gap size.
- 20. The method of claim 18, wherein said air gap height is further controlled by controlling parameters of a deposition operation used for forming said second dielectric layer, including a step coverage parameter.
- 21. The method of claim 20, wherein said air gap extends over a top surface of said conductive layer.
- 22. The method of claim 18, wherein said trench depth is controlled by controlling a time of an etch process.
- 23. The method of claim 18 wherein the depth of said air gap extends below a top surface of said device layer.
- 24. The method of claim 18, wherein said second dielectric layer includes a CVD layer, and an HDPCVD layer.
- 25. The method of 18, wherein said conductive plug layer includes a tungsten metal and/or an aluminum based metal.
- 26. A method for forming an air gap structure in an integrated circuit, the method comprising:
forming a device layer; and forming at least a first dielectric layer on the device layer; and patterning said at least first dielectric layer to form first openings suitable for conductive plugs; and forming a first conductive structure including a first conductive line layer over a first conductive plug layer; wherein at least some of said first conductive plugs in said first conductive plug layer extend and form an electrical connection to said device layer; and forming at least a second dielectric layer on the first interconnect structure of first conductive lines; planarizing the said second dielectric layer; forming second openings in said planarized second dielectric layer suitable for conductive plugs; and forming a second conductive structure including a second conductive line layer over a second conductive plug layer; wherein at least some of said second conductive plugs in said second conductive plug layer extend and form an electrical connection to said first interconnect structure; and forming at least one third opening which extends from said second interconnect structure to said first interconnect structure; and forming a third dielectric layer over said third opening to form at least one multi-level air gap that is situated between adjacently located conductive lines in said second interconnect structure of second conductive lines; wherein said at least one multi-level air gap operates to isolate adjacently located interconnect lines in at least two separate interconnect levels located at different distances from said device layer, including in said first interconnect structure and said second interconnect structure.
- 27. The method of claim 26, further including steps of forming a first single level air gap in said first interconnect structure, and forming a second single level air gap in said second interconnect structure.
- 28. The method of claim 26, further including a step of forming an air gap directly on top of at least one of said first conductive lines.
- 29. The method of claim 26, wherein said multi-level air gap is formed using said first conductive lines and said second conductive lines as a mask, and without using a photoresist mask.
- 30. The method of claim 26, wherein said at least one multi-level air gap extends below a top surface of said device layer.
- 31. A method for forming an air gap structure in an integrated circuit, the method comprising:
forming a device layer; and forming at least a first dielectric layer on said device layer; and patterning said at least first dielectric layer to form first openings for plugs; and forming a conductive structure including a conductive line layer over a conductive plug layer; wherein at least some of said conductive plugs in said conductive plug layer extend and form an electrical connection to said device layer; and forming a second opening between two adjacent ones of said first conductive lines in said interconnect structure; and wherein said second opening is characterized by a trench depth that can be varied by controlling an etch process; forming a second dielectric layer over said second opening to form at least one air gap between said two adjacent ones of said first conductive lines; wherein said plurality of air gaps are characterized by a variable height and size such that at least some of said air gaps have a top portion that extends above said top portion of said conductive lines, and at least some of said air gaps have a bottom portion that extends below said bottom portion of said conductive lines.
- 32. The method of claim 31 wherein said conductive line layer include Aluminum alloy.
- 33. The method of claim 31 wherein said conductive plugs include a tungsten metal and/or an aluminum based metal.
- 34. The method of claim 31 wherein said interconnect structure includes refractory material barrier layer.
- 35. The method of claim 31, wherein said second dielectric layer is deposited using a conformal growth based process to a thickness that ranges from 1000 to 10000 Angstroms.
- 36. The method of claim 3l, wherein spaces between said conductive lines are occupied by a combination of air gaps and dielectric material so as to result in an overall dielectric constant less than about 2.
- 37. An air gap structure in an integrated circuit comprising:
a conductive structure within a first dielectric layer on a substrate, said conductive structure including conductive plugs; an opening on the first dielectric layer and adjacent to the conductive structure and a second dielectric layer situated over the substrate to form at least an air gap in the opening.
- 38. An air gap structure in an integrated circuit comprising:
a device layer; a first conductive line and a second conductive line situated above said device layer; said first conductive line including a first conductive plug, and said second conductive line including a second conductive plug; a trench located between said first conductive line and a second conductive line adjacent to said first conductive plug and said second conductive plug; a first dielectric layer arranged so as form sidewalls of said trench between said first conductive line and a second conductive line and adjacent to said first conductive plug and second conductive plug; a second dielectric layer situated over said first conductive line, said second conductive line and said trench; wherein an air gap is situated between said first conductive line and a second conductive line and is defined by a region bounded by a bottom of said trench, said sidewalls, said first conductive line and said second conductive line, and said second dielectric layer.
- 39. The air gap structure of claim 38 in which said air gap comprises an air gap extending above a top surface of said first conductive line.
- 40. The air gap structure of claim 38 wherein both of said plugs extend and electrically couple to said device layer.
- 41. The air gap structure of claim 38 wherein said first conductive plug and second conductive plug are selected from tungsten or aluminum based metal.
- 42. The air gap structure of claim 38 wherein said conductive lines are made of aluminum or aluminum alloy layer.
- 43. The air gap structure of claim 38 in which said trench extends below a top surface of said device layer.
- 44. The air gap structure of claim 38 in which said second dielectric layer comprises a dielectric layer selected from the group including SiO2, USG, PSG, FSG and BPSG.
- 45. The air gap structure of claim 44 in which said second dielectric layer comprises a dielectric layer about 1000 to 10000 Angstroms thick.
- 46. An integrated circuit comprising:
a device layer; a plurality of conductive lines situated above said device layer; a plurality of conductive plugs coupling said conductive lines to said device layer; a plurality of trenches located between adjacent ones of said plurality of conductive lines; a first dielectric material arranged so as to line at least portions of sidewalls of at least some of said plurality of trenches; a second dielectric layer situated over said plurality of conductive lines and said plurality of trenches; wherein a plurality of air gaps are situated between said adjacent ones of said plurality of conductive lines, said plurality of air gaps being defined by separate spaces bounded by bottoms of said plurality of trenches, said sidewalls, and said second dielectric layer; said plurality of air gaps being further arranged such that at least some of said plurality of air gaps extend below a top surface of said device layer, and at least some of said plurality of air gaps extend above a top surface of said plurality of conductive lines.
- 47. An integrated circuit comprising:
a device layer; an interconnect structure including a first plurality of conductive lines situated at a first level above said device layer, and a second plurality of conductive lines situated at a second level above said device layer; wherein said first plurality of conductive lines are coupled to said device layer through a first level of one or more conductive plugs, and said second plurality of conductive lines are coupled to said first plurality of conductive lines through a second level of one or more conductive plugs; wherein said first plurality of conductive lines and said second plurality of conductive lines, and/or said first level of one or more conductive plugs and said second level of one or more conductive plugs overlap in regions of the integrated circuit resulting in a third plurality of multi-level conductive lines; a plurality of trenches located between adjacent ones of said third plurality of multi-level conductive lines; a first dielectric material arranged so as to line at least portions of sidewalls of at least some of said plurality of trenches; a second dielectric layer situated over said third plurality of multi-level conductive lines and,said plurality of trenches; wherein a plurality of multi-level air gaps are situated between said adjacent ones of said third plurality of conductive lines, said plurality of multi-level air gaps being defined by separate spaces bounded by bottoms of said plurality of trenches, said sidewalls, and said second dielectric layer; said plurality of air gaps being further arranged such that at least some of said plurality of air gaps extend below a top surface of said device layer, and at least some of said plurality of air gaps extend above a top surface of said third plurality of multi-level conductive lines.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to the following applications all filed on this same date herewith:
[0002] Air Gap Structure And Formation Method For Reducing Undesired Capacitive Coupling Between Interconnects In An Integrated Circuit Device, Attorney Docket UMC 2001-251A;
[0003] Air Gap For Dual Damascene Applications, Attorney Docket UMC 2001-251B;
[0004] The aforementioned are hereby incorporated by reference as if fully set forth herein.