Claims
- 1. A complementary metal oxide semiconductor (CMOS) device comprising:
a plurality of patterned gate stack regions formed on a surface of a semiconductor substrate, wherein said plurality of patterned gate stack regions each includes an L-shaped nitride spacer formed on exposed vertical sidewalls thereof, said L-shaped nitride spacer having a vertical element and a horizontal element, said horizontal element is formed on a portion of said substrate that abuts the patterned gate stack region; and silicide contacts formed on other portions of said semiconductor substrate between adjacent patterned gate stack regions not containing said horizontal element of said L-shaped nitride spacer, said silicide contacts being self-aligned to deep junction edges formed in said semiconductor substrate.
- 2. The CMOS device of claim 1 wherein said semiconductor substrate is comprised of Si, Ge, SiGe, GaAs, InAs, InP, Si/Si, Si/SiGe, or silicon-on-insulators.
- 3. The CMOS device of claim 2 wherein said semiconductor substrate is comprised of Si or a silicon-on-insulator.
- 4. The CMOS device of claim 1 wherein each of said patterned gate stack regions includes at least a gate dielectric and a gate material.
- 5. The CMOS device of claim 4 wherein said gate dielectric is comprised of an oxide, a nitride, an oxynitride, or combinations and multilayers thereof.
- 6. The CMOS device of claim 5 wherein said gate dielectric is an oxide selected from the group consisting of SiO2, ZrO2, Ta2O5, HfO2 and Al2O3.
- 7. The CMOS device of claim 4 wherein said gate material is comprised of polysilicon, amorphous silicon, elemental metals that are conductive, alloys of elemental metals that are conductive, silicides or nitrides of elemental metals that are conductive or any combination thereof.
- 8. The CMOS device of claim 7 wherein said gate material is comprised of polysilicon or amorphous silicon.
- 9. The CMOS device of claim 1 wherein said L-shaped nitride spacer is comprised of Si3N4.
- 10. The CMOS device of claim 1 wherein said semiconductor substrate further includes deep source/drain regions, source/drain extension regions and halo implant regions formed therein.
- 11. The CMOS device of claim 1 wherein said shallow junction has a maximum depth from a top surface of said semiconductor substrate of from about 5 to about 50 nm.
- 12. The CMOS device of claim 1 wherein said silicide contacts are formed atop an epi Si layer which is present on said semiconductor substrate.
- 13. A method of forming a CMOS device comprising the steps of:
(a) providing a plurality of patterned gate stack regions on a surface of a semiconductor substrate, wherein each of said patterned gate stack regions includes exposed vertical sidewalls; (b) forming a composite spacer on each exposed vertical sidewall, said composite spacer including a bilayer comprising a nitride layer and a Si-containing film, wherein said Si-containing film is thicker than said nitride layer and is formed on said nitride layer; (c) forming deep source and drain regions in said surface of said semiconductor substrate; (d) removing said Si-containing film and forming shallow junctions in said semiconductor substrate in areas abutting each of said patterned gate stack regions; (e) removing portions of said nitride layer so as to form an L-shaped nitride spacer on each vertical sidewall of said patterned gate stack regions and activating said source and drain regions; and (f) forming silicide contacts in exposed regions of said semiconductor substrate not containing said L-shaped nitride spacer.
- 14. The method of claim 13 wherein step (a) comprises deposition, lithography and etching.
- 15. The method of claim 13 wherein said composite spacer is formed by sequentially depositing a conformal nitride layer and then said Si-containing film, and etching said Si-containing film.
- 16. The method of claim 15 wherein said etching comprises an anisotropic spacer etch process.
- 17. The method of claim 13 wherein said deep source and drain regions are formed by ion implantation.
- 18. The method of claim 17 wherein said ion implantation is performed using an ion dose of about 1E15 cm−2 or greater and an implant energy of about 5 keV or greater.
- 19. The method of claim 18 wherein said ion implantation is performed using an ion dose of from about 2E15 to about 2E16 cm−2 and an implant energy of from about 7 to about 50 keV.
- 20. The method of claim 13 wherein said Si-containing film is removed by reactive-ion etching.
- 21. The method of claim 13 wherein said Si-containing film is removed by a selective wet chemical etch process.
- 22. The method of claim 21 wherein said selective wet chemical etch process includes the use of KOH.
- 23. The method of claim 13 wherein said shallow junctions are formed by ion implantation.
- 24. The method of claim 23 wherein said ion implantation is performed using an ion dose of about 2E15 cm−2 or less and an implant energy of about 20 keV or less.
- 25. The method of claim 24 wherein said ion implantation is performed using an ion dose of from about 3E14 to about 1E15 cm−2 and an implant energy of from about 0.5 to about 5 keV.
- 26. The method of claim 13 wherein said L-shaped nitride spacers are formed by a selective wet chemical etch process.
- 27. The method of claim 26 wherein said selective wet chemical etch process includes H3PO4 as an etchant.
- 28. The method of claim 13 wherein halo implant regions and source/drain regions are formed between steps (e) and (f).
- 29. The method of claim 13 wherein said silicide contacts are formed by a silicidation process.
- 30. The method of claim 29 wherein said silicidation process comprises the steps of: forming a refractory metal on exposed surfaces of said semiconductor substrate, annealing said refractory metal so as to convert said refractory metal into a metal silicide, and optionally, removing any non-reactant refractory metal.
- 31. The method of claim 30 wherein said annealing is performed at a temperature of about 350° C. or greater.
- 32. The method of claim 31 wherein said annealing is performed at a temperature of about 450° C. or greater.
- 33. The method of claim 13 wherein an epi Si layer is formed on exposed surfaces of said semiconductor substrate between steps (e) and (f).
- 34. The method of claim 33 wherein said epi Si layer is formed by a selective epitaxial growing process.
RELATED APPLICATIONS
[0001] This application is related to co-assigned U.S. application Ser. No. 09/736,877, filed Dec. 14, 2000, by K. Lee, et al., the entire content of which is incorporated herein by reference.